mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-11-23 19:23:23 +01:00
ca0f4dc4f0
This commit starts with a "git mv ARM64 AArch64" and continues out from there, renaming the C++ classes, intrinsics, and other target-local objects for consistency. "ARM64" test directories are also moved, and tests that began their life in ARM64 use an arm64 triple, those from AArch64 use an aarch64 triple. Both should be equivalent though. This finishes the AArch64 merge, and everyone should feel free to continue committing as normal now. llvm-svn: 209577
173 lines
5.4 KiB
LLVM
173 lines
5.4 KiB
LLVM
; RUN: llc -mtriple=arm64-linux-gnuabi < %s | FileCheck %s
|
|
|
|
; The following tests is to check the correctness of reversing input operand
|
|
; of vext by enumerating all cases of using two undefs in shuffle masks.
|
|
|
|
define <4 x i16> @vext_6701_0(<4 x i16> %a1, <4 x i16> %a2) {
|
|
entry:
|
|
; CHECK-LABEL: vext_6701_0:
|
|
; CHECK: ext v0.8b, v1.8b, v0.8b, #4
|
|
%x = shufflevector <4 x i16> %a1, <4 x i16> %a2, <4 x i32> <i32 6, i32 7, i32 0, i32 1>
|
|
ret <4 x i16> %x
|
|
}
|
|
|
|
define <4 x i16> @vext_6701_12(<4 x i16> %a1, <4 x i16> %a2) {
|
|
entry:
|
|
; CHECK-LABEL: vext_6701_12:
|
|
; CHECK: ext v0.8b, v0.8b, v0.8b, #4
|
|
%x = shufflevector <4 x i16> %a1, <4 x i16> %a2, <4 x i32> <i32 undef, i32 undef, i32 0, i32 1>
|
|
ret <4 x i16> %x
|
|
}
|
|
|
|
define <4 x i16> @vext_6701_13(<4 x i16> %a1, <4 x i16> %a2) {
|
|
entry:
|
|
; CHECK-LABEL: vext_6701_13:
|
|
; CHECK: ext v0.8b, v1.8b, v0.8b, #4
|
|
%x = shufflevector <4 x i16> %a1, <4 x i16> %a2, <4 x i32> <i32 undef, i32 7, i32 undef, i32 1>
|
|
ret <4 x i16> %x
|
|
}
|
|
|
|
define <4 x i16> @vext_6701_14(<4 x i16> %a1, <4 x i16> %a2) {
|
|
entry:
|
|
; CHECK-LABEL: vext_6701_14:
|
|
; CHECK: ext v0.8b, v1.8b, v0.8b, #4
|
|
%x = shufflevector <4 x i16> %a1, <4 x i16> %a2, <4 x i32> <i32 undef, i32 7, i32 0, i32 undef>
|
|
ret <4 x i16> %x
|
|
}
|
|
|
|
define <4 x i16> @vext_6701_23(<4 x i16> %a1, <4 x i16> %a2) {
|
|
entry:
|
|
; CHECK-LABEL: vext_6701_23:
|
|
; CHECK: ext v0.8b, v1.8b, v0.8b, #4
|
|
%x = shufflevector <4 x i16> %a1, <4 x i16> %a2, <4 x i32> <i32 6, i32 undef, i32 undef, i32 1>
|
|
ret <4 x i16> %x
|
|
}
|
|
|
|
define <4 x i16> @vext_6701_24(<4 x i16> %a1, <4 x i16> %a2) {
|
|
entry:
|
|
; CHECK-LABEL: vext_6701_24:
|
|
; CHECK: ext v0.8b, v1.8b, v0.8b, #4
|
|
%x = shufflevector <4 x i16> %a1, <4 x i16> %a2, <4 x i32> <i32 6, i32 undef, i32 0, i32 undef>
|
|
ret <4 x i16> %x
|
|
}
|
|
|
|
define <4 x i16> @vext_6701_34(<4 x i16> %a1, <4 x i16> %a2) {
|
|
entry:
|
|
; CHECK-LABEL: vext_6701_34:
|
|
; CHECK: ext v0.8b, v1.8b, v0.8b, #4
|
|
%x = shufflevector <4 x i16> %a1, <4 x i16> %a2, <4 x i32> <i32 6, i32 7, i32 undef, i32 undef>
|
|
ret <4 x i16> %x
|
|
}
|
|
|
|
define <4 x i16> @vext_5670_0(<4 x i16> %a1, <4 x i16> %a2) {
|
|
entry:
|
|
; CHECK-LABEL: vext_5670_0:
|
|
; CHECK: ext v0.8b, v1.8b, v0.8b, #2
|
|
%x = shufflevector <4 x i16> %a1, <4 x i16> %a2, <4 x i32> <i32 5, i32 6, i32 7, i32 0>
|
|
ret <4 x i16> %x
|
|
}
|
|
|
|
define <4 x i16> @vext_5670_12(<4 x i16> %a1, <4 x i16> %a2) {
|
|
entry:
|
|
; CHECK-LABEL: vext_5670_12:
|
|
; CHECK: ext v0.8b, v1.8b, v0.8b, #2
|
|
%x = shufflevector <4 x i16> %a1, <4 x i16> %a2, <4 x i32> <i32 undef, i32 undef, i32 7, i32 0>
|
|
ret <4 x i16> %x
|
|
}
|
|
|
|
define <4 x i16> @vext_5670_13(<4 x i16> %a1, <4 x i16> %a2) {
|
|
entry:
|
|
; CHECK-LABEL: vext_5670_13:
|
|
; CHECK: ext v0.8b, v1.8b, v0.8b, #2
|
|
%x = shufflevector <4 x i16> %a1, <4 x i16> %a2, <4 x i32> <i32 undef, i32 6, i32 undef, i32 0>
|
|
ret <4 x i16> %x
|
|
}
|
|
|
|
define <4 x i16> @vext_5670_14(<4 x i16> %a1, <4 x i16> %a2) {
|
|
entry:
|
|
; CHECK-LABEL: vext_5670_14:
|
|
; CHECK: ext v0.8b, v1.8b, v0.8b, #2
|
|
%x = shufflevector <4 x i16> %a1, <4 x i16> %a2, <4 x i32> <i32 undef, i32 6, i32 7, i32 undef>
|
|
ret <4 x i16> %x
|
|
}
|
|
|
|
define <4 x i16> @vext_5670_23(<4 x i16> %a1, <4 x i16> %a2) {
|
|
entry:
|
|
; CHECK-LABEL: vext_5670_23:
|
|
; CHECK: ext v0.8b, v1.8b, v0.8b, #2
|
|
%x = shufflevector <4 x i16> %a1, <4 x i16> %a2, <4 x i32> <i32 5, i32 undef, i32 undef, i32 0>
|
|
ret <4 x i16> %x
|
|
}
|
|
|
|
define <4 x i16> @vext_5670_24(<4 x i16> %a1, <4 x i16> %a2) {
|
|
entry:
|
|
; CHECK-LABEL: vext_5670_24:
|
|
; CHECK: rev32 v0.4h, v1.4h
|
|
%x = shufflevector <4 x i16> %a1, <4 x i16> %a2, <4 x i32> <i32 5, i32 undef, i32 7, i32 undef>
|
|
ret <4 x i16> %x
|
|
}
|
|
|
|
define <4 x i16> @vext_5670_34(<4 x i16> %a1, <4 x i16> %a2) {
|
|
entry:
|
|
; CHECK-LABEL: vext_5670_34:
|
|
; CHECK: ext v0.8b, v1.8b, v0.8b, #2
|
|
%x = shufflevector <4 x i16> %a1, <4 x i16> %a2, <4 x i32> <i32 5, i32 6, i32 undef, i32 undef>
|
|
ret <4 x i16> %x
|
|
}
|
|
|
|
define <4 x i16> @vext_7012_0(<4 x i16> %a1, <4 x i16> %a2) {
|
|
entry:
|
|
; CHECK-LABEL: vext_7012_0:
|
|
; CHECK: ext v0.8b, v1.8b, v0.8b, #6
|
|
%x = shufflevector <4 x i16> %a1, <4 x i16> %a2, <4 x i32> <i32 7, i32 0, i32 1, i32 2>
|
|
ret <4 x i16> %x
|
|
}
|
|
|
|
define <4 x i16> @vext_7012_12(<4 x i16> %a1, <4 x i16> %a2) {
|
|
entry:
|
|
; CHECK-LABEL: vext_7012_12:
|
|
; CHECK: ext v0.8b, v0.8b, v0.8b, #6
|
|
%x = shufflevector <4 x i16> %a1, <4 x i16> %a2, <4 x i32> <i32 undef, i32 undef, i32 1, i32 2>
|
|
ret <4 x i16> %x
|
|
}
|
|
|
|
define <4 x i16> @vext_7012_13(<4 x i16> %a1, <4 x i16> %a2) {
|
|
entry:
|
|
; CHECK-LABEL: vext_7012_13:
|
|
; CHECK: rev32 v0.4h, v0.4h
|
|
%x = shufflevector <4 x i16> %a1, <4 x i16> %a2, <4 x i32> <i32 undef, i32 0, i32 undef, i32 2>
|
|
ret <4 x i16> %x
|
|
}
|
|
|
|
define <4 x i16> @vext_7012_14(<4 x i16> %a1, <4 x i16> %a2) {
|
|
entry:
|
|
; CHECK-LABEL: vext_7012_14:
|
|
; CHECK: ext v0.8b, v0.8b, v0.8b, #6
|
|
%x = shufflevector <4 x i16> %a1, <4 x i16> %a2, <4 x i32> <i32 undef, i32 0, i32 1, i32 undef>
|
|
ret <4 x i16> %x
|
|
}
|
|
|
|
define <4 x i16> @vext_7012_23(<4 x i16> %a1, <4 x i16> %a2) {
|
|
entry:
|
|
; CHECK-LABEL: vext_7012_23:
|
|
; CHECK: ext v0.8b, v1.8b, v0.8b, #6
|
|
%x = shufflevector <4 x i16> %a1, <4 x i16> %a2, <4 x i32> <i32 7, i32 undef, i32 undef, i32 2>
|
|
ret <4 x i16> %x
|
|
}
|
|
|
|
define <4 x i16> @vext_7012_24(<4 x i16> %a1, <4 x i16> %a2) {
|
|
entry:
|
|
; CHECK-LABEL: vext_7012_24:
|
|
; CHECK: ext v0.8b, v1.8b, v0.8b, #6
|
|
%x = shufflevector <4 x i16> %a1, <4 x i16> %a2, <4 x i32> <i32 7, i32 undef, i32 1, i32 undef>
|
|
ret <4 x i16> %x
|
|
}
|
|
|
|
define <4 x i16> @vext_7012_34(<4 x i16> %a1, <4 x i16> %a2) {
|
|
entry:
|
|
; CHECK-LABEL: vext_7012_34:
|
|
; CHECK: ext v0.8b, v1.8b, v0.8b, #6
|
|
%x = shufflevector <4 x i16> %a1, <4 x i16> %a2, <4 x i32> <i32 7, i32 0, i32 undef, i32 undef>
|
|
ret <4 x i16> %x
|
|
}
|