1
0
mirror of https://github.com/RPCS3/llvm-mirror.git synced 2024-11-23 19:23:23 +01:00
llvm-mirror/test/CodeGen/Mips/o32_cc.ll
Daniel Sanders fc1f878e70 [mips] Use MFHC1 when it is available (MIPS32r2 and later) for both FP32 and FP64 moves
Summary:
This is similar to r210771 which did the same thing for MTHC1.

Also corrected MTHC1_D32 and MTHC1_D64 which used AFGR64 and FGR64 on the
wrong definitions.

Differential Revision: http://reviews.llvm.org/D4483

llvm-svn: 212936
2014-07-14 12:41:31 +00:00

372 lines
9.7 KiB
LLVM

; RUN: llc -march=mipsel < %s | FileCheck -check-prefix=ALL %s
; RUN: llc -march=mipsel -mattr=+fp64 < %s | FileCheck -check-prefix=ALL %s
; RUN: llc -march=mipsel -mcpu=mips32 < %s | FileCheck -check-prefix=ALL -check-prefix=NO-MFHC1 %s
; RUN: llc -march=mipsel -mcpu=mips32r2 < %s | FileCheck -check-prefix=ALL -check-prefix=HAS-MFHC1 %s
; RUN: llc -march=mipsel -mcpu=mips32r2 -mattr=+fp64 < %s | FileCheck -check-prefix=ALL -check-prefix=HAS-MFHC1 %s
; $f12, $f14
; ALL-LABEL: testlowercall0:
; ALL-DAG: ldc1 $f12, %lo
; ALL-DAG: ldc1 $f14, %lo
define void @testlowercall0() nounwind {
entry:
tail call void @f0(double 5.000000e+00, double 6.000000e+00) nounwind
ret void
}
declare void @f0(double, double)
; $f12, $f14
; ALL-LABEL: testlowercall1:
; ALL-DAG: lwc1 $f12, %lo
; ALL-DAG: lwc1 $f14, %lo
define void @testlowercall1() nounwind {
entry:
tail call void @f1(float 8.000000e+00, float 9.000000e+00) nounwind
ret void
}
declare void @f1(float, float)
; $f12, $f14
; ALL-LABEL: testlowercall2:
; ALL-DAG: lwc1 $f12, %lo
; ALL-DAG: ldc1 $f14, %lo
define void @testlowercall2() nounwind {
entry:
tail call void @f2(float 8.000000e+00, double 6.000000e+00) nounwind
ret void
}
declare void @f2(float, double)
; $f12, $f14
; ALL-LABEL: testlowercall3:
; ALL-DAG: ldc1 $f12, %lo
; ALL-DAG: lwc1 $f14, %lo
define void @testlowercall3() nounwind {
entry:
tail call void @f3(double 5.000000e+00, float 9.000000e+00) nounwind
ret void
}
declare void @f3(double, float)
; $4, $5, $6, $7
; ALL-LABEL: testlowercall4:
; ALL-DAG: addiu $4, $zero, 12
; ALL-DAG: addiu $5, $zero, 13
; ALL-DAG: addiu $6, $zero, 14
; ALL-DAG: addiu $7, $zero, 15
define void @testlowercall4() nounwind {
entry:
tail call void @f4(i32 12, i32 13, i32 14, i32 15) nounwind
ret void
}
declare void @f4(i32, i32, i32, i32)
; $f12, $6, stack
; ALL-LABEL: testlowercall5:
; ALL-DAG: ldc1 $f12, %lo
; ALL-DAG: addiu $6, $zero, 23
; ALL-DAG: sw ${{[a-z0-9]+}}, 16($sp)
; ALL-DAG: sw ${{[a-z0-9]+}}, 20($sp)
define void @testlowercall5() nounwind {
entry:
tail call void @f5(double 1.500000e+01, i32 23, double 1.700000e+01) nounwind
ret void
}
declare void @f5(double, i32, double)
; $f12, $6, $7
; ALL-LABEL: testlowercall6:
; ALL-DAG: ldc1 $f12, %lo
; ALL-DAG: addiu $6, $zero, 33
; ALL-DAG: addiu $7, $zero, 24
define void @testlowercall6() nounwind {
entry:
tail call void @f6(double 2.500000e+01, i32 33, i32 24) nounwind
ret void
}
declare void @f6(double, i32, i32)
; $f12, $5, $6
; ALL-LABEL: testlowercall7:
; ALL-DAG: lwc1 $f12, %lo
; ALL-DAG: addiu $5, $zero, 43
; ALL-DAG: addiu $6, $zero, 34
define void @testlowercall7() nounwind {
entry:
tail call void @f7(float 1.800000e+01, i32 43, i32 34) nounwind
ret void
}
declare void @f7(float, i32, i32)
; $4, $5, $6, stack
; ALL-LABEL: testlowercall8:
; ALL-DAG: addiu $4, $zero, 22
; ALL-DAG: addiu $5, $zero, 53
; ALL-DAG: addiu $6, $zero, 44
; ALL-DAG: sw ${{[a-z0-9]+}}, 16($sp)
; ALL-DAG: sw ${{[a-z0-9]+}}, 20($sp)
define void @testlowercall8() nounwind {
entry:
tail call void @f8(i32 22, i32 53, i32 44, double 4.000000e+00) nounwind
ret void
}
declare void @f8(i32, i32, i32, double)
; $4, $5, $6, $7
; ALL-LABEL: testlowercall9:
; ALL-DAG: addiu $4, $zero, 32
; ALL-DAG: addiu $5, $zero, 63
; ALL-DAG: addiu $6, $zero, 54
; ALL-DAG: lui $7, 16688
define void @testlowercall9() nounwind {
entry:
tail call void @f9(i32 32, i32 63, i32 54, float 1.100000e+01) nounwind
ret void
}
declare void @f9(i32, i32, i32, float)
; $4, $5, ($6, $7)
; ALL-LABEL: testlowercall10:
; ALL-DAG: addiu $4, $zero, 42
; ALL-DAG: addiu $5, $zero, 73
; NO-MFHC1-DAG: mfc1 $6, $f{{[0-9]+}}
; NO-MFHC1-DAG: mfc1 $7, $f{{[0-9]+}}
; HAS-MFHC1-DAG: mfc1 $6, $f{{[0-9]+}}
; HAS-MFHC1-DAG: mfhc1 $7, $f{{[0-9]+}}
define void @testlowercall10() nounwind {
entry:
tail call void @f10(i32 42, i32 73, double 2.700000e+01) nounwind
ret void
}
declare void @f10(i32, i32, double)
; $4, ($6, $7)
; ALL-LABEL: testlowercall11:
; ALL-DAG: addiu $4, $zero, 52
; NO-MFHC1-DAG: mfc1 $6, $f{{[0-9]+}}
; NO-MFHC1-DAG: mfc1 $7, $f{{[0-9]+}}
; HAS-MFHC1-DAG: mfc1 $6, $f{{[0-9]+}}
; HAS-MFHC1-DAG: mfhc1 $7, $f{{[0-9]+}}
define void @testlowercall11() nounwind {
entry:
tail call void @f11(i32 52, double 1.600000e+01) nounwind
ret void
}
declare void @f11(i32, double)
; $f12, $f14, $6, $7
; ALL-LABEL: testlowercall12:
; ALL-DAG: lwc1 $f12, %lo
; ALL-DAG: lwc1 $f14, %lo
; ALL-DAG: lui $6, 16672
; ALL-DAG: lui $7, 16808
define void @testlowercall12() nounwind {
entry:
tail call void @f12(float 2.800000e+01, float 1.900000e+01, float 1.000000e+01, float 2.100000e+01) nounwind
ret void
}
declare void @f12(float, float, float, float)
; $f12, $5, $6, $7
; ALL-LABEL: testlowercall13:
; ALL-DAG: lwc1 $f12, %lo
; ALL-DAG: addiu $5, $zero, 83
; ALL-DAG: lui $6, 16800
; ALL-DAG: addiu $7, $zero, 25
define void @testlowercall13() nounwind {
entry:
tail call void @f13(float 3.800000e+01, i32 83, float 2.000000e+01, i32 25) nounwind
ret void
}
declare void @f13(float, i32, float, i32)
; $f12, $f14, $7
; ALL-LABEL: testlowercall14:
; ALL-DAG: ldc1 $f12, %lo
; ALL-DAG: lwc1 $f14, %lo
; ALL-DAG: lui $7, 16880
define void @testlowercall14() nounwind {
entry:
tail call void @f14(double 3.500000e+01, float 2.900000e+01, float 3.000000e+01) nounwind
ret void
}
declare void @f14(double, float, float)
; $f12, $f14, ($6, $7)
; ALL-LABEL: testlowercall15:
; ALL-DAG: lwc1 $f12, %lo
; ALL-DAG: lwc1 $f14, %lo
; NO-MFHC1-DAG: mfc1 $6, $f{{[0-9]+}}
; NO-MFHC1-DAG: mfc1 $7, $f{{[0-9]+}}
; HAS-MFHC1-DAG: mfc1 $6, $f{{[0-9]+}}
; HAS-MFHC1-DAG: mfhc1 $7, $f{{[0-9]+}}
define void @testlowercall15() nounwind {
entry:
tail call void @f15(float 4.800000e+01, float 3.900000e+01, double 3.700000e+01) nounwind
ret void
}
declare void @f15(float, float, double)
; $4, $5, $6, $7
; ALL-LABEL: testlowercall16:
; ALL-DAG: addiu $4, $zero, 62
; ALL-DAG: lui $5, 16964
; ALL-DAG: addiu $6, $zero, 64
; ALL-DAG: lui $7, 16888
define void @testlowercall16() nounwind {
entry:
tail call void @f16(i32 62, float 4.900000e+01, i32 64, float 3.100000e+01) nounwind
ret void
}
declare void @f16(i32, float, i32, float)
; $4, $5, $6, $7
; ALL-LABEL: testlowercall17:
; ALL-DAG: addiu $4, $zero, 72
; ALL-DAG: lui $5, 17004
; ALL-DAG: addiu $6, $zero, 74
; ALL-DAG: addiu $7, $zero, 35
define void @testlowercall17() nounwind {
entry:
tail call void @f17(i32 72, float 5.900000e+01, i32 74, i32 35) nounwind
ret void
}
declare void @f17(i32, float, i32, i32)
; $4, $5, $6, $7
; ALL-LABEL: testlowercall18:
; ALL-DAG: addiu $4, $zero, 82
; ALL-DAG: addiu $5, $zero, 93
; ALL-DAG: lui $6, 16928
; ALL-DAG: addiu $7, $zero, 45
define void @testlowercall18() nounwind {
entry:
tail call void @f18(i32 82, i32 93, float 4.000000e+01, i32 45) nounwind
ret void
}
declare void @f18(i32, i32, float, i32)
; $4, ($6, $7), stack
; ALL-LABEL: testlowercall20:
; ALL-DAG: addiu $4, $zero, 92
; ALL-DAG: sw ${{[a-z0-9]+}}, 16($sp)
; ALL-DAG: sw ${{[a-z0-9]+}}, 20($sp)
; NO-MFHC1-DAG: mfc1 $6, $f{{[0-9]+}}
; NO-MFHC1-DAG: mfc1 $7, $f{{[0-9]+}}
; HAS-MFHC1-DAG: mfc1 $6, $f{{[0-9]+}}
; HAS-MFHC1-DAG: mfhc1 $7, $f{{[0-9]+}}
define void @testlowercall20() nounwind {
entry:
tail call void @f20(i32 92, double 2.600000e+01, double 4.700000e+01) nounwind
ret void
}
declare void @f20(i32, double, double)
; $f12, $5
; ALL-LABEL: testlowercall21:
; ALL-DAG: lwc1 $f12, %lo
; ALL-DAG: addiu $5, $zero, 103
define void @testlowercall21() nounwind {
entry:
tail call void @f21(float 5.800000e+01, i32 103) nounwind
ret void
}
declare void @f21(float, i32)
; $f12, $5, ($6, $7)
; ALL-LABEL: testlowercall22:
; ALL-DAG: lwc1 $f12, %lo
; ALL-DAG: addiu $5, $zero, 113
; NO-MFHC1-DAG: mfc1 $6, $f{{[0-9]+}}
; NO-MFHC1-DAG: mfc1 $7, $f{{[0-9]+}}
; HAS-MFHC1-DAG: mfc1 $6, $f{{[0-9]+}}
; HAS-MFHC1-DAG: mfhc1 $7, $f{{[0-9]+}}
define void @testlowercall22() nounwind {
entry:
tail call void @f22(float 6.800000e+01, i32 113, double 5.700000e+01) nounwind
ret void
}
declare void @f22(float, i32, double)
; $f12, f6
; ALL-LABEL: testlowercall23:
; ALL-DAG: ldc1 $f12, %lo
; ALL-DAG: addiu $6, $zero, 123
define void @testlowercall23() nounwind {
entry:
tail call void @f23(double 4.500000e+01, i32 123) nounwind
ret void
}
declare void @f23(double, i32)
; $f12,$6, stack
; ALL-LABEL: testlowercall24:
; ALL-DAG: ldc1 $f12, %lo
; ALL-DAG: addiu $6, $zero, 133
; ALL-DAG: sw ${{[a-z0-9]+}}, 16($sp)
; ALL-DAG: sw ${{[a-z0-9]+}}, 20($sp)
define void @testlowercall24() nounwind {
entry:
tail call void @f24(double 5.500000e+01, i32 133, double 6.700000e+01) nounwind
ret void
}
declare void @f24(double, i32, double)
; ALL-LABEL: testlowercall25:
; ALL-DAG: lwc1 $f12, %lo
; ALL-DAG: lwc1 $f14, %lo
; ALL-DAG: lui $6
; ALL-DAG: lui $7
; ALL-DAG: lwc1 $f12, %lo
; ALL-DAG: addiu $5, $zero, 83
; ALL-DAG: lui $6
; ALL-DAG: addiu $7, $zero, 25
; ALL-DAG: addiu $4, $zero, 82
; ALL-DAG: addiu $5, $zero, 93
; ALL-DAG: lui $6
; ALL-DAG: addiu $7, $zero, 45
define void @testlowercall25() nounwind {
entry:
tail call void @f12(float 2.800000e+01, float 1.900000e+01, float 1.000000e+01, float 2.100000e+01) nounwind
tail call void @f13(float 3.800000e+01, i32 83, float 2.000000e+01, i32 25) nounwind
tail call void @f18(i32 82, i32 93, float 4.000000e+01, i32 45) nounwind
ret void
}