mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-11-22 10:42:39 +01:00
ae65e281f3
to reflect the new license. We understand that people may be surprised that we're moving the header entirely to discuss the new license. We checked this carefully with the Foundation's lawyer and we believe this is the correct approach. Essentially, all code in the project is now made available by the LLVM project under our new license, so you will see that the license headers include that license only. Some of our contributors have contributed code under our old license, and accordingly, we have retained a copy of our old license notice in the top-level files in each project and repository. llvm-svn: 351636
180 lines
8.7 KiB
TableGen
180 lines
8.7 KiB
TableGen
//===--- HexagonMapAsm2IntrinV62.gen.td -----------------------------------===//
|
|
//
|
|
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
|
|
// See https://llvm.org/LICENSE.txt for license information.
|
|
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
|
|
//
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
multiclass T_VR_HVX_gen_pat <InstHexagon MI, Intrinsic IntID> {
|
|
def: Pat<(IntID HvxVR:$src1, IntRegs:$src2),
|
|
(MI HvxVR:$src1, IntRegs:$src2)>;
|
|
def: Pat<(!cast<Intrinsic>(IntID#"_128B") HvxVR:$src1, IntRegs:$src2),
|
|
(MI HvxVR:$src1, IntRegs:$src2)>;
|
|
}
|
|
|
|
multiclass T_VVL_HVX_gen_pat <InstHexagon MI, Intrinsic IntID> {
|
|
def: Pat<(IntID HvxVR:$src1, HvxVR:$src2, IntRegsLow8:$src3),
|
|
(MI HvxVR:$src1, HvxVR:$src2, IntRegsLow8:$src3)>;
|
|
def: Pat<(!cast<Intrinsic>(IntID#"_128B") HvxVR:$src1, HvxVR:$src2,
|
|
IntRegsLow8:$src3),
|
|
(MI HvxVR:$src1, HvxVR:$src2, IntRegsLow8:$src3)>;
|
|
}
|
|
|
|
multiclass T_VV_HVX_gen_pat <InstHexagon MI, Intrinsic IntID> {
|
|
def: Pat<(IntID HvxVR:$src1, HvxVR:$src2),
|
|
(MI HvxVR:$src1, HvxVR:$src2)>;
|
|
def: Pat<(!cast<Intrinsic>(IntID#"_128B") HvxVR:$src1, HvxVR:$src2),
|
|
(MI HvxVR:$src1, HvxVR:$src2)>;
|
|
}
|
|
|
|
multiclass T_WW_HVX_gen_pat <InstHexagon MI, Intrinsic IntID> {
|
|
def: Pat<(IntID HvxWR:$src1, HvxWR:$src2),
|
|
(MI HvxWR:$src1, HvxWR:$src2)>;
|
|
def: Pat<(!cast<Intrinsic>(IntID#"_128B") HvxWR:$src1, HvxWR:$src2),
|
|
(MI HvxWR:$src1, HvxWR:$src2)>;
|
|
}
|
|
|
|
multiclass T_WVV_HVX_gen_pat <InstHexagon MI, Intrinsic IntID> {
|
|
def: Pat<(IntID HvxWR:$src1, HvxVR:$src2, HvxVR:$src3),
|
|
(MI HvxWR:$src1, HvxVR:$src2, HvxVR:$src3)>;
|
|
def: Pat<(!cast<Intrinsic>(IntID#"_128B") HvxWR:$src1, HvxVR:$src2,
|
|
HvxVR:$src3),
|
|
(MI HvxWR:$src1, HvxVR:$src2, HvxVR:$src3)>;
|
|
}
|
|
|
|
multiclass T_WR_HVX_gen_pat <InstHexagon MI, Intrinsic IntID> {
|
|
def: Pat<(IntID HvxWR:$src1, IntRegs:$src2),
|
|
(MI HvxWR:$src1, IntRegs:$src2)>;
|
|
def: Pat<(!cast<Intrinsic>(IntID#"_128B") HvxWR:$src1, IntRegs:$src2),
|
|
(MI HvxWR:$src1, IntRegs:$src2)>;
|
|
}
|
|
|
|
multiclass T_WWR_HVX_gen_pat <InstHexagon MI, Intrinsic IntID> {
|
|
def: Pat<(IntID HvxWR:$src1, HvxWR:$src2, IntRegs:$src3),
|
|
(MI HvxWR:$src1, HvxWR:$src2, IntRegs:$src3)>;
|
|
def: Pat<(!cast<Intrinsic>(IntID#"_128B") HvxWR:$src1, HvxWR:$src2,
|
|
IntRegs:$src3),
|
|
(MI HvxWR:$src1, HvxWR:$src2, IntRegs:$src3)>;
|
|
}
|
|
|
|
multiclass T_VVR_HVX_gen_pat <InstHexagon MI, Intrinsic IntID> {
|
|
def: Pat<(IntID HvxVR:$src1, HvxVR:$src2, IntRegs:$src3),
|
|
(MI HvxVR:$src1, HvxVR:$src2, IntRegs:$src3)>;
|
|
def: Pat<(!cast<Intrinsic>(IntID#"_128B") HvxVR:$src1, HvxVR:$src2,
|
|
IntRegs:$src3),
|
|
(MI HvxVR:$src1, HvxVR:$src2, IntRegs:$src3)>;
|
|
}
|
|
|
|
multiclass T_ZR_HVX_gen_pat <InstHexagon MI, Intrinsic IntID> {
|
|
def: Pat<(IntID HvxQR:$src1, IntRegs:$src2),
|
|
(MI HvxQR:$src1, IntRegs:$src2)>;
|
|
def: Pat<(!cast<Intrinsic>(IntID#"_128B") HvxQR:$src1, IntRegs:$src2),
|
|
(MI HvxQR:$src1, IntRegs:$src2)>;
|
|
}
|
|
|
|
multiclass T_VZR_HVX_gen_pat <InstHexagon MI, Intrinsic IntID> {
|
|
def: Pat<(IntID HvxVR:$src1, HvxQR:$src2, IntRegs:$src3),
|
|
(MI HvxVR:$src1, HvxQR:$src2, IntRegs:$src3)>;
|
|
def: Pat<(!cast<Intrinsic>(IntID#"_128B") HvxVR:$src1, HvxQR:$src2,
|
|
IntRegs:$src3),
|
|
(MI HvxVR:$src1, HvxQR:$src2, IntRegs:$src3)>;
|
|
}
|
|
|
|
multiclass T_ZV_HVX_gen_pat <InstHexagon MI, Intrinsic IntID> {
|
|
def: Pat<(IntID HvxQR:$src1, HvxVR:$src2),
|
|
(MI HvxQR:$src1, HvxVR:$src2)>;
|
|
def: Pat<(!cast<Intrinsic>(IntID#"_128B") HvxQR:$src1, HvxVR:$src2),
|
|
(MI HvxQR:$src1, HvxVR:$src2)>;
|
|
}
|
|
|
|
multiclass T_R_HVX_gen_pat <InstHexagon MI, Intrinsic IntID> {
|
|
def: Pat<(IntID IntRegs:$src1),
|
|
(MI IntRegs:$src1)>;
|
|
def: Pat<(!cast<Intrinsic>(IntID#"_128B") IntRegs:$src1),
|
|
(MI IntRegs:$src1)>;
|
|
}
|
|
|
|
multiclass T_ZZ_HVX_gen_pat <InstHexagon MI, Intrinsic IntID> {
|
|
def: Pat<(IntID HvxQR:$src1, HvxQR:$src2),
|
|
(MI HvxQR:$src1, HvxQR:$src2)>;
|
|
def: Pat<(!cast<Intrinsic>(IntID#"_128B") HvxQR:$src1, HvxQR:$src2),
|
|
(MI HvxQR:$src1, HvxQR:$src2)>;
|
|
}
|
|
|
|
multiclass T_VVI_HVX_gen_pat <InstHexagon MI, Intrinsic IntID> {
|
|
def: Pat<(IntID HvxVR:$src1, HvxVR:$src2, imm:$src3),
|
|
(MI HvxVR:$src1, HvxVR:$src2, imm:$src3)>;
|
|
def: Pat<(!cast<Intrinsic>(IntID#"_128B") HvxVR:$src1, HvxVR:$src2,
|
|
imm:$src3),
|
|
(MI HvxVR:$src1, HvxVR:$src2, imm:$src3)>;
|
|
}
|
|
|
|
multiclass T_VVVI_HVX_gen_pat <InstHexagon MI, Intrinsic IntID> {
|
|
def: Pat<(IntID HvxVR:$src1, HvxVR:$src2, HvxVR:$src3, imm:$src4),
|
|
(MI HvxVR:$src1, HvxVR:$src2, HvxVR:$src3, imm:$src4)>;
|
|
def: Pat<(!cast<Intrinsic>(IntID#"_128B") HvxVR:$src1, HvxVR:$src2,
|
|
HvxVR:$src3, imm:$src4),
|
|
(MI HvxVR:$src1, HvxVR:$src2, HvxVR:$src3, imm:$src4)>;
|
|
}
|
|
|
|
multiclass T_WVVI_HVX_gen_pat <InstHexagon MI, Intrinsic IntID> {
|
|
def: Pat<(IntID HvxWR:$src1, HvxVR:$src2, HvxVR:$src3, imm:$src4),
|
|
(MI HvxWR:$src1, HvxVR:$src2, HvxVR:$src3, imm:$src4)>;
|
|
def: Pat<(!cast<Intrinsic>(IntID#"_128B") HvxWR:$src1, HvxVR:$src2,
|
|
HvxVR:$src3, imm:$src4),
|
|
(MI HvxWR:$src1, HvxVR:$src2, HvxVR:$src3, imm:$src4)>;
|
|
}
|
|
|
|
def : T_R_pat <S6_vsplatrbp, int_hexagon_S6_vsplatrbp>;
|
|
def : T_PP_pat <M6_vabsdiffb, int_hexagon_M6_vabsdiffb>;
|
|
def : T_PP_pat <M6_vabsdiffub, int_hexagon_M6_vabsdiffub>;
|
|
def : T_PP_pat <S6_vtrunehb_ppp, int_hexagon_S6_vtrunehb_ppp>;
|
|
def : T_PP_pat <S6_vtrunohb_ppp, int_hexagon_S6_vtrunohb_ppp>;
|
|
|
|
defm : T_VR_HVX_gen_pat <V6_vlsrb, int_hexagon_V6_vlsrb>;
|
|
defm : T_VR_HVX_gen_pat <V6_vmpyiwub, int_hexagon_V6_vmpyiwub>;
|
|
defm : T_VVL_HVX_gen_pat <V6_vasrwuhrndsat, int_hexagon_V6_vasrwuhrndsat>;
|
|
defm : T_VVL_HVX_gen_pat <V6_vasruwuhrndsat, int_hexagon_V6_vasruwuhrndsat>;
|
|
defm : T_VVL_HVX_gen_pat <V6_vasrhbsat, int_hexagon_V6_vasrhbsat>;
|
|
defm : T_VVL_HVX_gen_pat <V6_vlutvvb_nm, int_hexagon_V6_vlutvvb_nm>;
|
|
defm : T_VVL_HVX_gen_pat <V6_vlutvwh_nm, int_hexagon_V6_vlutvwh_nm>;
|
|
defm : T_VV_HVX_gen_pat <V6_vrounduwuh, int_hexagon_V6_vrounduwuh>;
|
|
defm : T_VV_HVX_gen_pat <V6_vrounduhub, int_hexagon_V6_vrounduhub>;
|
|
defm : T_VV_HVX_gen_pat <V6_vadduwsat, int_hexagon_V6_vadduwsat>;
|
|
defm : T_VV_HVX_gen_pat <V6_vsubuwsat, int_hexagon_V6_vsubuwsat>;
|
|
defm : T_VV_HVX_gen_pat <V6_vaddbsat, int_hexagon_V6_vaddbsat>;
|
|
defm : T_VV_HVX_gen_pat <V6_vsubbsat, int_hexagon_V6_vsubbsat>;
|
|
defm : T_VV_HVX_gen_pat <V6_vaddububb_sat, int_hexagon_V6_vaddububb_sat>;
|
|
defm : T_VV_HVX_gen_pat <V6_vsubububb_sat, int_hexagon_V6_vsubububb_sat>;
|
|
defm : T_VV_HVX_gen_pat <V6_vmpyewuh_64, int_hexagon_V6_vmpyewuh_64>;
|
|
defm : T_VV_HVX_gen_pat <V6_vmaxb, int_hexagon_V6_vmaxb>;
|
|
defm : T_VV_HVX_gen_pat <V6_vminb, int_hexagon_V6_vminb>;
|
|
defm : T_VV_HVX_gen_pat <V6_vsatuwuh, int_hexagon_V6_vsatuwuh>;
|
|
defm : T_VV_HVX_gen_pat <V6_vaddclbw, int_hexagon_V6_vaddclbw>;
|
|
defm : T_VV_HVX_gen_pat <V6_vaddclbh, int_hexagon_V6_vaddclbh>;
|
|
defm : T_WW_HVX_gen_pat <V6_vadduwsat_dv, int_hexagon_V6_vadduwsat_dv>;
|
|
defm : T_WW_HVX_gen_pat <V6_vsubuwsat_dv, int_hexagon_V6_vsubuwsat_dv>;
|
|
defm : T_WW_HVX_gen_pat <V6_vaddbsat_dv, int_hexagon_V6_vaddbsat_dv>;
|
|
defm : T_WW_HVX_gen_pat <V6_vsubbsat_dv, int_hexagon_V6_vsubbsat_dv>;
|
|
defm : T_WVV_HVX_gen_pat <V6_vaddhw_acc, int_hexagon_V6_vaddhw_acc>;
|
|
defm : T_WVV_HVX_gen_pat <V6_vadduhw_acc, int_hexagon_V6_vadduhw_acc>;
|
|
defm : T_WVV_HVX_gen_pat <V6_vaddubh_acc, int_hexagon_V6_vaddubh_acc>;
|
|
defm : T_WVV_HVX_gen_pat <V6_vmpyowh_64_acc, int_hexagon_V6_vmpyowh_64_acc>;
|
|
defm : T_WR_HVX_gen_pat <V6_vmpauhb, int_hexagon_V6_vmpauhb>;
|
|
defm : T_WWR_HVX_gen_pat <V6_vmpauhb_acc, int_hexagon_V6_vmpauhb_acc>;
|
|
defm : T_VVR_HVX_gen_pat <V6_vmpyiwub_acc, int_hexagon_V6_vmpyiwub_acc>;
|
|
defm : T_ZR_HVX_gen_pat <V6_vandnqrt, int_hexagon_V6_vandnqrt>;
|
|
defm : T_VZR_HVX_gen_pat <V6_vandnqrt_acc, int_hexagon_V6_vandnqrt_acc>;
|
|
defm : T_ZV_HVX_gen_pat <V6_vandvqv, int_hexagon_V6_vandvqv>;
|
|
defm : T_ZV_HVX_gen_pat <V6_vandvnqv, int_hexagon_V6_vandvnqv>;
|
|
defm : T_R_HVX_gen_pat <V6_pred_scalar2v2, int_hexagon_V6_pred_scalar2v2>;
|
|
defm : T_R_HVX_gen_pat <V6_lvsplath, int_hexagon_V6_lvsplath>;
|
|
defm : T_R_HVX_gen_pat <V6_lvsplatb, int_hexagon_V6_lvsplatb>;
|
|
defm : T_ZZ_HVX_gen_pat <V6_shuffeqw, int_hexagon_V6_shuffeqw>;
|
|
defm : T_ZZ_HVX_gen_pat <V6_shuffeqh, int_hexagon_V6_shuffeqh>;
|
|
defm : T_VVI_HVX_gen_pat <V6_vlutvvbi, int_hexagon_V6_vlutvvbi>;
|
|
defm : T_VVI_HVX_gen_pat <V6_vlutvwhi, int_hexagon_V6_vlutvwhi>;
|
|
defm : T_VVVI_HVX_gen_pat <V6_vlutvvb_oracci, int_hexagon_V6_vlutvvb_oracci>;
|
|
defm : T_WVVI_HVX_gen_pat <V6_vlutvwh_oracci, int_hexagon_V6_vlutvwh_oracci>;
|