mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-11-26 04:32:44 +01:00
10839866a1
This patch implements initial backend support for a -mtune CPU controlled by a "tune-cpu" function attribute. If the attribute is not present X86 will use the resolved CPU from target-cpu attribute or command line. This patch adds MC layer support a tune CPU. Each CPU now has two sets of features stored in their GenSubtargetInfo.inc tables . These features lists are passed separately to the Processor and ProcessorModel classes in tablegen. The tune list defaults to an empty list to avoid changes to non-X86. This annoyingly increases the size of static tables on all target as we now store 24 more bytes per CPU. I haven't quantified the overall impact, but I can if we're concerned. One new test is added to X86 to show a few tuning features with mismatched tune-cpu and target-cpu/target-feature attributes to demonstrate independent control. Another new test is added to demonstrate that the scheduler model follows the tune CPU. I have not added a -mtune to llc/opt or MC layer command line yet. With no attributes we'll just use the -mcpu for both. MC layer tools will always follow the normal CPU for tuning. Differential Revision: https://reviews.llvm.org/D85165
73 lines
2.6 KiB
C++
73 lines
2.6 KiB
C++
//===-- MSP430MCTargetDesc.cpp - MSP430 Target Descriptions ---------------===//
|
|
//
|
|
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
|
|
// See https://llvm.org/LICENSE.txt for license information.
|
|
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
|
|
//
|
|
//===----------------------------------------------------------------------===//
|
|
//
|
|
// This file provides MSP430 specific target descriptions.
|
|
//
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
#include "MSP430MCTargetDesc.h"
|
|
#include "MSP430InstPrinter.h"
|
|
#include "MSP430MCAsmInfo.h"
|
|
#include "TargetInfo/MSP430TargetInfo.h"
|
|
#include "llvm/MC/MCInstrInfo.h"
|
|
#include "llvm/MC/MCRegisterInfo.h"
|
|
#include "llvm/MC/MCSubtargetInfo.h"
|
|
#include "llvm/Support/TargetRegistry.h"
|
|
|
|
using namespace llvm;
|
|
|
|
#define GET_INSTRINFO_MC_DESC
|
|
#include "MSP430GenInstrInfo.inc"
|
|
|
|
#define GET_SUBTARGETINFO_MC_DESC
|
|
#include "MSP430GenSubtargetInfo.inc"
|
|
|
|
#define GET_REGINFO_MC_DESC
|
|
#include "MSP430GenRegisterInfo.inc"
|
|
|
|
static MCInstrInfo *createMSP430MCInstrInfo() {
|
|
MCInstrInfo *X = new MCInstrInfo();
|
|
InitMSP430MCInstrInfo(X);
|
|
return X;
|
|
}
|
|
|
|
static MCRegisterInfo *createMSP430MCRegisterInfo(const Triple &TT) {
|
|
MCRegisterInfo *X = new MCRegisterInfo();
|
|
InitMSP430MCRegisterInfo(X, MSP430::PC);
|
|
return X;
|
|
}
|
|
|
|
static MCSubtargetInfo *
|
|
createMSP430MCSubtargetInfo(const Triple &TT, StringRef CPU, StringRef FS) {
|
|
return createMSP430MCSubtargetInfoImpl(TT, CPU, /*TuneCPU*/ CPU, FS);
|
|
}
|
|
|
|
static MCInstPrinter *createMSP430MCInstPrinter(const Triple &T,
|
|
unsigned SyntaxVariant,
|
|
const MCAsmInfo &MAI,
|
|
const MCInstrInfo &MII,
|
|
const MCRegisterInfo &MRI) {
|
|
if (SyntaxVariant == 0)
|
|
return new MSP430InstPrinter(MAI, MII, MRI);
|
|
return nullptr;
|
|
}
|
|
|
|
extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializeMSP430TargetMC() {
|
|
Target &T = getTheMSP430Target();
|
|
|
|
RegisterMCAsmInfo<MSP430MCAsmInfo> X(T);
|
|
TargetRegistry::RegisterMCInstrInfo(T, createMSP430MCInstrInfo);
|
|
TargetRegistry::RegisterMCRegInfo(T, createMSP430MCRegisterInfo);
|
|
TargetRegistry::RegisterMCSubtargetInfo(T, createMSP430MCSubtargetInfo);
|
|
TargetRegistry::RegisterMCInstPrinter(T, createMSP430MCInstPrinter);
|
|
TargetRegistry::RegisterMCCodeEmitter(T, createMSP430MCCodeEmitter);
|
|
TargetRegistry::RegisterMCAsmBackend(T, createMSP430MCAsmBackend);
|
|
TargetRegistry::RegisterObjectTargetStreamer(
|
|
T, createMSP430ObjectTargetStreamer);
|
|
}
|