1
0
mirror of https://github.com/RPCS3/llvm-mirror.git synced 2024-11-23 03:02:36 +01:00
llvm-mirror/lib/CodeGen
James Y Knight 3c2a4cc1bc PR47468: Fix findPHICopyInsertPoint, so that copies aren't incorrectly inserted after an INLINEASM_BR.
findPHICopyInsertPoint special cases placement in a block with a
callbr or invoke in it. In that case, we must ensure that the copy is
placed before the INLINEASM_BR or call instruction, if the register is
defined prior to that instruction, because it may jump out of the
block.

Previously, the code placed it immediately after the last def _or
use_. This is wrong, if the use is the instruction which may jump.  We
could correctly place it immediately after the last def (ignoring
uses), but that is non-optimal for register pressure.

Instead, place the copy after the last def, or before the
call/inlineasm_br, whichever is later.

Differential Revision: https://reviews.llvm.org/D87865
2020-09-18 14:14:04 -04:00
..
AsmPrinter Support dwarf fission for wasm object files 2020-09-17 14:42:41 -07:00
GlobalISel [AArch64][GlobalISel] Fix bug in fewVectorElts action while legalizing oversize G_FPTRUNC vectors. 2020-09-17 08:56:26 -07:00
LiveDebugValues [LiveDebugValues][NFC] Re-land 60db26a66d, add instr-ref tests 2020-09-11 12:14:44 +01:00
MIRParser Let -basic-block-sections=labels emit basicblock metadata in a new .bb_addr_map section, instead of emitting special unary-encoded symbols. 2020-09-14 10:16:44 -07:00
SelectionDAG [NFC][ScheduleDAG] Remove unused EntrySU SUnit 2020-09-18 09:50:47 -07:00
AggressiveAntiDepBreaker.cpp AggressiveAntiDepBreaker.cpp - remove headers explicitly included in AggressiveAntiDepBreaker.h. NFC. 2020-05-16 15:00:56 +01:00
AggressiveAntiDepBreaker.h
AllocationOrder.cpp
AllocationOrder.h
Analysis.cpp [CodeGen] Enable tail call position check for speculatable functions 2020-06-03 10:37:45 -05:00
AtomicExpandPass.cpp Align store conditional address 2020-07-30 10:42:00 -05:00
BasicBlockSections.cpp Let -basic-block-sections=labels emit basicblock metadata in a new .bb_addr_map section, instead of emitting special unary-encoded symbols. 2020-09-14 10:16:44 -07:00
BasicTargetTransformInfo.cpp
BranchFolding.cpp BranchFolding.cpp - removes includes already included by BranchFolding.h. NFC. 2020-08-13 12:14:31 +01:00
BranchFolding.h [NFC] Clean up uses of MachineModuleInfoWrapperPass 2020-07-01 09:45:05 -07:00
BranchRelaxation.cpp [AArch64] Enable implicit null check transformation 2020-09-17 16:00:19 -07:00
BreakFalseDeps.cpp [BreakFalseDeps][X86] Move operand loop out of X86's getUndefRegClearance and put in the pass. 2020-08-10 10:32:29 -07:00
BuiltinGCs.cpp
CalcSpillWeights.cpp [NFC][Regalloc] accessors for 'reg' and 'weight' 2020-09-16 08:28:57 -07:00
CallingConvLower.cpp CallingConvLower.h - remove unnecessary MachineFunction.h include. NFC. 2020-09-04 12:16:48 +01:00
CFGuardLongjmp.cpp Revert rG5dd566b7c7b78bd- "PassManager.h - remove unnecessary Function.h/Module.h includes. NFCI." 2020-07-24 13:02:33 +01:00
CFIInstrInserter.cpp Call Frame Information (CFI) Handling for Basic Block Sections 2020-07-14 12:54:12 -07:00
CMakeLists.txt Revert "[NewPM][CodeGen] Introduce CodeGenPassBuilder to help build codegen pipeline" 2020-09-11 18:52:32 -07:00
CodeGen.cpp [NFC] Rename BBSectionsPrepare -> BasicBlockSections. 2020-08-06 13:12:06 -07:00
CodeGenPrepare.cpp [CGP] Limit converting phi types to simple loads and stores 2020-09-14 12:08:34 +01:00
CommandFlags.cpp [llvm][CodeGen] Machine Function Splitter 2020-08-28 11:10:14 -07:00
CriticalAntiDepBreaker.cpp CriticalAntiDepBreaker.cpp - remove includes directly defined in CriticalAntiDepBreaker.h header. NFC. 2020-05-30 14:32:36 +01:00
CriticalAntiDepBreaker.h
DeadMachineInstructionElim.cpp
DetectDeadLanes.cpp
DFAPacketizer.cpp
DwarfEHPrepare.cpp [DwarfEHPrepare] Don't prune unreachable resumes at optnone 2020-05-23 20:58:01 +02:00
EarlyIfConversion.cpp Fix Wdocumentation trailing comments warnings. NFCI. 2020-09-03 17:43:34 +01:00
EdgeBundles.cpp
ExecutionDomainFix.cpp
ExpandMemCmp.cpp TargetLowering.h - remove unnecessary TargetMachine.h include. NFC 2020-05-23 19:49:38 +01:00
ExpandPostRAPseudos.cpp
ExpandReductions.cpp [Intrinsics] define semantics for experimental fmax/fmin vector reductions 2020-09-12 09:10:28 -04:00
FaultMaps.cpp
FEntryInserter.cpp
FinalizeISel.cpp
FixupStatepointCallerSaved.cpp [NFC] Silence variables unused in release builds 2020-08-14 08:35:58 -07:00
FuncletLayout.cpp
GCMetadata.cpp
GCMetadataPrinter.cpp
GCRootLowering.cpp [NFC] Clean up uses of MachineModuleInfoWrapperPass 2020-07-01 09:45:05 -07:00
GCStrategy.cpp
GlobalMerge.cpp [Alignment][NFC] migrate DataLayout::getPreferredAlignment 2020-06-29 11:24:36 +00:00
HardwareLoops.cpp [HWLoops] Stop converting to a while loop when it would be unsafe to 2020-07-17 11:47:08 +01:00
IfConversion.cpp [NFC] Clean up uses of MachineModuleInfoWrapperPass 2020-07-01 09:45:05 -07:00
ImplicitNullChecks.cpp [AArch64] Enable implicit null check transformation 2020-09-17 16:00:19 -07:00
IndirectBrExpandPass.cpp
InlineSpiller.cpp [NFC][Regalloc] accessors for 'reg' and 'weight' 2020-09-16 08:28:57 -07:00
InterferenceCache.cpp InterferenceCache.cpp - remove duplicate includes. NFCI. 2020-09-16 18:32:28 +01:00
InterferenceCache.h Fix violations of [basic.class.scope]p2. 2020-06-01 22:03:05 -07:00
InterleavedAccessPass.cpp [SVE] Remove calls to VectorType::getNumElements from CodeGen 2020-07-09 12:43:36 -07:00
InterleavedLoadCombinePass.cpp [SVE] Remove calls to VectorType::getNumElements from CodeGen 2020-07-09 12:43:36 -07:00
IntrinsicLowering.cpp [FPEnv] Intrinsic llvm.roundeven 2020-05-26 19:24:58 +07:00
LatencyPriorityQueue.cpp
LazyMachineBlockFrequencyInfo.cpp
LexicalScopes.cpp [NFC] Fix quadratic LexicalScopes::constructScopeNest 2020-06-08 18:40:56 +01:00
LiveDebugVariables.cpp LiveDebugVariables.cpp - remove unnecessary Compiler.h include. NFCI. 2020-09-17 15:06:02 +01:00
LiveDebugVariables.h [LiveDebugVariables] Delete unneeded doInitialization 2020-09-04 13:27:42 -07:00
LiveInterval.cpp [NFC][Regalloc] accessors for 'reg' and 'weight' 2020-09-16 08:28:57 -07:00
LiveIntervalCalc.cpp [NFC][Regalloc] accessors for 'reg' and 'weight' 2020-09-16 08:28:57 -07:00
LiveIntervals.cpp [NFC][Regalloc] accessors for 'reg' and 'weight' 2020-09-16 08:28:57 -07:00
LiveIntervalUnion.cpp [NFC][Regalloc] accessors for 'reg' and 'weight' 2020-09-16 08:28:57 -07:00
LivePhysRegs.cpp
LiveRangeCalc.cpp
LiveRangeEdit.cpp [NFC][Regalloc] accessors for 'reg' and 'weight' 2020-09-16 08:28:57 -07:00
LiveRangeShrink.cpp [DebugInfo] Update MachineInstr to help support variadic DBG_VALUE instructions 2020-06-22 16:01:12 +01:00
LiveRangeUtils.h
LiveRegMatrix.cpp [NFC][Regalloc] accessors for 'reg' and 'weight' 2020-09-16 08:28:57 -07:00
LiveRegUnits.cpp LiveRegUnits.h - reduce MachineRegisterInfo.h include. NFC. 2020-09-08 17:27:00 +01:00
LiveStacks.cpp
LiveVariables.cpp [LiveVariables] Replace std::vector with SmallVector. 2020-07-16 11:39:54 -07:00
LLVMBuild.txt lib/CodeGen doesn't depend on lib/Passes. 2020-08-08 13:40:24 +02:00
LLVMTargetMachine.cpp Revert "[NewPM][CodeGen] Introduce CodeGenPassBuilder to help build codegen pipeline" 2020-09-11 18:52:32 -07:00
LocalStackSlotAllocation.cpp LocalStackSlotAllocation: Swap order of check 2020-09-16 12:56:40 -04:00
LoopTraversal.cpp
LowerEmuTLS.cpp LowerEmuTLS.cpp - remove unused TargetLowering.h include. NFC. 2020-09-03 14:40:09 +01:00
LowLevelType.cpp [GISel] Add new combines for unary FP instrs with constant operand 2020-09-16 10:34:15 -07:00
MachineBasicBlock.cpp CodeGen: Move split block utility to MachineBasicBlock 2020-09-18 14:05:18 -04:00
MachineBlockFrequencyInfo.cpp [llvm][NFC] refactor setBlockFrequency for clarity. 2020-07-28 13:04:11 -07:00
MachineBlockPlacement.cpp [MBP] Use profile count to compute tail dup cost if it is available 2020-07-21 11:18:06 -07:00
MachineBranchProbabilityInfo.cpp
MachineCombiner.cpp [PowerPC] fma chain break to expose more ILP 2020-06-15 00:00:04 -04:00
MachineCopyPropagation.cpp [MachineCopyPropagation] In isNopCopy, check the destination registers match in addition to the source registers. 2020-09-01 12:44:32 -07:00
MachineCSE.cpp DomTree: Remove getChildren() accessor 2020-07-06 21:58:11 +02:00
MachineDebugify.cpp
MachineDominanceFrontier.cpp
MachineDominators.cpp
MachineFrameInfo.cpp Revert accidentally landed patch citing o build errors 2020-06-28 11:52:33 +00:00
MachineFunction.cpp IR: Move denormal mode parsing from MachineFunction to Function 2020-09-18 09:55:47 -04:00
MachineFunctionPass.cpp
MachineFunctionPrinterPass.cpp
MachineFunctionSplitter.cpp [llvm][CodeGen] Machine Function Splitter 2020-08-28 11:10:14 -07:00
MachineInstr.cpp [DebugInstrRef][1/9] Add fields for instr-ref variable locations 2020-09-14 10:06:52 +01:00
MachineInstrBundle.cpp
MachineLICM.cpp Disable hoisting MI to hotter basic blocks when using pgo 2020-09-17 14:17:00 -05:00
MachineLoopInfo.cpp
MachineLoopUtils.cpp
MachineModuleInfo.cpp Fix the move constructor of MMI to move MachineFunctions map 2020-07-27 14:10:05 -07:00
MachineModuleInfoImpls.cpp
MachineOperand.cpp [codegen] Ensure target flags are cleared/set properly. NFC. 2020-09-03 18:37:39 -04:00
MachineOptimizationRemarkEmitter.cpp
MachineOutliner.cpp LiveRegUnits.h - reduce MachineRegisterInfo.h include. NFC. 2020-09-08 17:27:00 +01:00
MachinePassManager.cpp [NewPM][PassInstrumentation] Add PreservedAnalyses parameter to AfterPass* callbacks 2020-08-21 16:10:42 +07:00
MachinePipeliner.cpp [MachinePipeliner] Fix II_setByPragma initialization 2020-09-09 13:38:35 +00:00
MachinePostDominators.cpp
MachineRegionInfo.cpp
MachineRegisterInfo.cpp [DebugInfo] Update MachineInstr to help support variadic DBG_VALUE instructions 2020-06-22 16:01:12 +01:00
MachineScheduler.cpp [NFC][ScheduleDAG] Remove unused EntrySU SUnit 2020-09-18 09:50:47 -07:00
MachineSink.cpp [llvm][NFC] refactor setBlockFrequency for clarity. 2020-07-28 13:04:11 -07:00
MachineSizeOpts.cpp Revert rG5dd566b7c7b78bd- "PassManager.h - remove unnecessary Function.h/Module.h includes. NFCI." 2020-07-24 13:02:33 +01:00
MachineSSAUpdater.cpp MachineSSAUpdater: Allow initialization with just a register class 2020-08-21 23:04:35 +02:00
MachineStableHash.cpp MachineStableHash.h - remove MachineInstr.h include. NFC. 2020-09-07 13:33:48 +01:00
MachineStripDebug.cpp
MachineTraceMetrics.cpp
MachineVerifier.cpp [NFC][Regalloc] accessors for 'reg' and 'weight' 2020-09-16 08:28:57 -07:00
MacroFusion.cpp [NFC][ScheduleDAG] Remove unused EntrySU SUnit 2020-09-18 09:50:47 -07:00
MBFIWrapper.cpp
MIRCanonicalizerPass.cpp
MIRNamerPass.cpp
MIRPrinter.cpp MachineBasicBlock: add printName method 2020-07-24 18:18:09 +02:00
MIRPrintingPass.cpp
MIRVRegNamerUtils.cpp [MIRVRegNamer] Experimental MachineInstr stable hashing (Fowler-Noll-Vo) 2020-09-03 16:13:09 -04:00
MIRVRegNamerUtils.h
ModuloSchedule.cpp ModuloSchedule.cpp - remove unnecessary includes. NFCI. 2020-09-17 16:47:48 +01:00
NonRelocatableStringpool.cpp
OptimizePHIs.cpp
ParallelCG.cpp
PatchableFunction.cpp
PeepholeOptimizer.cpp CodeGen: Require SSA to run PeepholeOptimizer 2020-09-11 18:03:04 -04:00
PHIElimination.cpp [PHIElimination] Fix the killed flag for LowerPHINode() 2020-07-30 08:18:50 +00:00
PHIEliminationUtils.cpp PR47468: Fix findPHICopyInsertPoint, so that copies aren't incorrectly inserted after an INLINEASM_BR. 2020-09-18 14:14:04 -04:00
PHIEliminationUtils.h
PostRAHazardRecognizer.cpp
PostRASchedulerList.cpp [NFC][ScheduleDAG] Remove unused EntrySU SUnit 2020-09-18 09:50:47 -07:00
PreISelIntrinsicLowering.cpp [IR] Replace all uses of CallBase::getCalledValue() with getCalledOperand(). 2020-04-27 22:17:03 -07:00
ProcessImplicitDefs.cpp
PrologEpilogInserter.cpp [DebugInfo] Update MachineInstr to help support variadic DBG_VALUE instructions 2020-06-22 16:01:12 +01:00
PseudoSourceValue.cpp Revert rG5c4b4a62256876 "PseudoSourceValue.h - reduce GlobalValue.h include to forward declaration. NFC." 2020-04-29 16:12:19 +01:00
RDFGraph.cpp [RDF] Really remove remaining uses of PhysicalRegisterInfo::normalize 2020-08-04 18:23:38 -05:00
RDFLiveness.cpp Use properlyDominates in RDFLiveness when sorting on dominance. 2020-08-26 15:16:40 -07:00
RDFRegisters.cpp [RDF] Add operator<<(raw_ostream&, RegisterAggr), NFC 2020-08-04 18:40:07 -05:00
ReachingDefAnalysis.cpp [RDA] Fix getUniqueReachingDef for self loops 2020-09-16 12:44:23 +01:00
README.txt
RegAllocBase.cpp [NFC][Regalloc] accessors for 'reg' and 'weight' 2020-09-16 08:28:57 -07:00
RegAllocBase.h RegAlloc: Start using Register 2020-06-30 12:13:08 -04:00
RegAllocBasic.cpp [NFC][Regalloc] accessors for 'reg' and 'weight' 2020-09-16 08:28:57 -07:00
RegAllocFast.cpp RegAllocFast: Rewrite and improve 2020-09-18 14:05:18 -04:00
RegAllocGreedy.cpp [TargetRegisterInfo] Add a couple of target hooks for the greedy register allocator 2020-09-17 15:23:15 -07:00
RegAllocPBQP.cpp [NFC][Regalloc] accessors for 'reg' and 'weight' 2020-09-16 08:28:57 -07:00
RegisterClassInfo.cpp
RegisterCoalescer.cpp [NFC][Regalloc] accessors for 'reg' and 'weight' 2020-09-16 08:28:57 -07:00
RegisterCoalescer.h
RegisterPressure.cpp
RegisterScavenging.cpp [RegisterScavenging] Delete dead function unprocess(). 2020-08-27 13:19:32 -07:00
RegisterUsageInfo.cpp
RegUsageInfoCollector.cpp
RegUsageInfoPropagate.cpp
RenameIndependentSubregs.cpp [NFC][Regalloc] accessors for 'reg' and 'weight' 2020-09-16 08:28:57 -07:00
ResetMachineFunctionPass.cpp
SafeStack.cpp [StackSafety] Add "Must Live" logic 2020-06-18 16:53:37 -07:00
SafeStackLayout.cpp SafeStackLayout.cpp - remove unnecessary StackLifetime.h include. NFCI. 2020-09-17 14:56:46 +01:00
SafeStackLayout.h [SafeStack,NFC] Fix names after files move 2020-06-17 01:08:40 -07:00
ScalarizeMaskedMemIntrin.cpp [llvm][CodeGen] Do not scalarize llvm.masked.[gather|scatter] operating on scalable vectors. 2020-09-16 16:00:28 +00:00
ScheduleDAG.cpp [NFC][ScheduleDAG] Remove unused EntrySU SUnit 2020-09-18 09:50:47 -07:00
ScheduleDAGInstrs.cpp [NFC][ScheduleDAG] Remove unused EntrySU SUnit 2020-09-18 09:50:47 -07:00
ScheduleDAGPrinter.cpp
ScoreboardHazardRecognizer.cpp
ShadowStackGCLowering.cpp
ShrinkWrap.cpp Change the INLINEASM_BR MachineInstr to be a non-terminating instruction. 2020-07-01 12:51:50 -04:00
SjLjEHPrepare.cpp StoreInst should store Align, not MaybeAlign 2020-05-15 12:26:58 -07:00
SlotIndexes.cpp
SpillPlacement.cpp SpillPlacement.cpp - remove unnecessary includes. NFCI. 2020-09-15 12:18:24 +01:00
SpillPlacement.h
SplitKit.cpp [SplitKit] Only copy live lanes 2020-09-17 09:26:11 +01:00
SplitKit.h Change the INLINEASM_BR MachineInstr to be a non-terminating instruction. 2020-07-01 12:51:50 -04:00
StackColoring.cpp [NFC] Remove unused GetUnderlyingObject paramenter 2020-07-31 02:10:03 -07:00
StackMapLivenessAnalysis.cpp
StackMaps.cpp [Statepoints] Properly handle const base pointer. 2020-09-09 14:07:00 +07:00
StackProtector.cpp [StackProtector] Fix crash with vararg due to not checking LocationSize validity. 2020-09-03 00:08:48 -07:00
StackSlotColoring.cpp [NFC][Regalloc] accessors for 'reg' and 'weight' 2020-09-16 08:28:57 -07:00
SwiftErrorValueTracking.cpp
SwitchLoweringUtils.cpp SwitchLoweringUtils.h - reduce TargetLowering.h include. NFCI. 2020-09-10 17:42:18 +01:00
TailDuplication.cpp
TailDuplicator.cpp Change the INLINEASM_BR MachineInstr to be a non-terminating instruction. 2020-07-01 12:51:50 -04:00
TargetFrameLoweringImpl.cpp TargetFrameLowering.h - remove unnecessary includes. NFC. 2020-06-03 11:12:42 +01:00
TargetInstrInfo.cpp [Statepoint] Turn assert into check in foldPatchpoint. 2020-08-28 20:00:23 +07:00
TargetLoweringBase.cpp [SelectionDAG][X86][ARM][AArch64] Add ISD opcode for __builtin_parity. Expand it to shifts and xors. 2020-09-12 11:42:18 -07:00
TargetLoweringObjectFileImpl.cpp [CodeGen] emit CG profile for COFF object file 2020-09-18 10:57:54 -07:00
TargetOptionsImpl.cpp [DWARF] Avoid entry_values production for SCE 2020-07-24 13:34:05 +02:00
TargetPassConfig.cpp Revert "[NewPM][CodeGen] Introduce CodeGenPassBuilder to help build codegen pipeline" 2020-09-11 18:52:32 -07:00
TargetRegisterInfo.cpp [NFC][Regalloc] accessors for 'reg' and 'weight' 2020-09-16 08:28:57 -07:00
TargetSchedule.cpp
TargetSubtargetInfo.cpp [X86][MC][Target] Initial backend support a tune CPU to support -mtune 2020-08-14 15:31:50 -07:00
TwoAddressInstructionPass.cpp Remove TwoAddressInstructionPass::sink3AddrInstruction. 2020-07-16 10:02:52 -04:00
TypePromotion.cpp TargetLowering.h - remove unnecessary TargetMachine.h include. NFC 2020-05-23 19:49:38 +01:00
UnreachableBlockElim.cpp [NFC] Clean up uses of MachineModuleInfoWrapperPass 2020-07-01 09:45:05 -07:00
ValueTypes.cpp [SVE] Make ElementCount members private 2020-08-28 14:43:53 +01:00
VirtRegMap.cpp Unbundle KILL bundles in VirtRegRewriter 2020-08-10 11:58:37 -07:00
WasmEHPrepare.cpp [IR] Replace all uses of CallBase::getCalledValue() with getCalledOperand(). 2020-04-27 22:17:03 -07:00
WinEHPrepare.cpp Revert rG5dd566b7c7b78bd- "PassManager.h - remove unnecessary Function.h/Module.h includes. NFCI." 2020-07-24 13:02:33 +01:00
XRayInstrumentation.cpp [Attributes] Add a method to check if an Attribute has AttrKind None. Use instead of hasAttribute(Attribute::None) 2020-08-28 13:23:45 -07:00

//===---------------------------------------------------------------------===//

Common register allocation / spilling problem:

        mul lr, r4, lr
        str lr, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        ldr r4, [sp, #+52]
        mla r4, r3, lr, r4

can be:

        mul lr, r4, lr
        mov r4, lr
        str lr, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        mla r4, r3, lr, r4

and then "merge" mul and mov:

        mul r4, r4, lr
        str r4, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        mla r4, r3, lr, r4

It also increase the likelihood the store may become dead.

//===---------------------------------------------------------------------===//

bb27 ...
        ...
        %reg1037 = ADDri %reg1039, 1
        %reg1038 = ADDrs %reg1032, %reg1039, %noreg, 10
    Successors according to CFG: 0x8b03bf0 (#5)

bb76 (0x8b03bf0, LLVM BB @0x8b032d0, ID#5):
    Predecessors according to CFG: 0x8b0c5f0 (#3) 0x8b0a7c0 (#4)
        %reg1039 = PHI %reg1070, mbb<bb76.outer,0x8b0c5f0>, %reg1037, mbb<bb27,0x8b0a7c0>

Note ADDri is not a two-address instruction. However, its result %reg1037 is an
operand of the PHI node in bb76 and its operand %reg1039 is the result of the
PHI node. We should treat it as a two-address code and make sure the ADDri is
scheduled after any node that reads %reg1039.

//===---------------------------------------------------------------------===//

Use local info (i.e. register scavenger) to assign it a free register to allow
reuse:
        ldr r3, [sp, #+4]
        add r3, r3, #3
        ldr r2, [sp, #+8]
        add r2, r2, #2
        ldr r1, [sp, #+4]  <==
        add r1, r1, #1
        ldr r0, [sp, #+4]
        add r0, r0, #2

//===---------------------------------------------------------------------===//

LLVM aggressively lift CSE out of loop. Sometimes this can be negative side-
effects:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
load [i + R1]
...
load [i + R2]
...
load [i + R3]

Suppose there is high register pressure, R1, R2, R3, can be spilled. We need
to implement proper re-materialization to handle this:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
R1 = X + 4  @ re-materialized
load [i + R1]
...
R2 = X + 7 @ re-materialized
load [i + R2]
...
R3 = X + 15 @ re-materialized
load [i + R3]

Furthermore, with re-association, we can enable sharing:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
T = i + X
load [T + 4]
...
load [T + 7]
...
load [T + 15]
//===---------------------------------------------------------------------===//

It's not always a good idea to choose rematerialization over spilling. If all
the load / store instructions would be folded then spilling is cheaper because
it won't require new live intervals / registers. See 2003-05-31-LongShifts for
an example.

//===---------------------------------------------------------------------===//

With a copying garbage collector, derived pointers must not be retained across
collector safe points; the collector could move the objects and invalidate the
derived pointer. This is bad enough in the first place, but safe points can
crop up unpredictably. Consider:

        %array = load { i32, [0 x %obj] }** %array_addr
        %nth_el = getelementptr { i32, [0 x %obj] }* %array, i32 0, i32 %n
        %old = load %obj** %nth_el
        %z = div i64 %x, %y
        store %obj* %new, %obj** %nth_el

If the i64 division is lowered to a libcall, then a safe point will (must)
appear for the call site. If a collection occurs, %array and %nth_el no longer
point into the correct object.

The fix for this is to copy address calculations so that dependent pointers
are never live across safe point boundaries. But the loads cannot be copied
like this if there was an intervening store, so may be hard to get right.

Only a concurrent mutator can trigger a collection at the libcall safe point.
So single-threaded programs do not have this requirement, even with a copying
collector. Still, LLVM optimizations would probably undo a front-end's careful
work.

//===---------------------------------------------------------------------===//

The ocaml frametable structure supports liveness information. It would be good
to support it.

//===---------------------------------------------------------------------===//

The FIXME in ComputeCommonTailLength in BranchFolding.cpp needs to be
revisited. The check is there to work around a misuse of directives in inline
assembly.

//===---------------------------------------------------------------------===//

It would be good to detect collector/target compatibility instead of silently
doing the wrong thing.

//===---------------------------------------------------------------------===//

It would be really nice to be able to write patterns in .td files for copies,
which would eliminate a bunch of explicit predicates on them (e.g. no side
effects).  Once this is in place, it would be even better to have tblgen
synthesize the various copy insertion/inspection methods in TargetInstrInfo.

//===---------------------------------------------------------------------===//

Stack coloring improvements:

1. Do proper LiveStacks analysis on all stack objects including those which are
   not spill slots.
2. Reorder objects to fill in gaps between objects.
   e.g. 4, 1, <gap>, 4, 1, 1, 1, <gap>, 4 => 4, 1, 1, 1, 1, 4, 4

//===---------------------------------------------------------------------===//

The scheduler should be able to sort nearby instructions by their address. For
example, in an expanded memset sequence it's not uncommon to see code like this:

  movl $0, 4(%rdi)
  movl $0, 8(%rdi)
  movl $0, 12(%rdi)
  movl $0, 0(%rdi)

Each of the stores is independent, and the scheduler is currently making an
arbitrary decision about the order.

//===---------------------------------------------------------------------===//

Another opportunitiy in this code is that the $0 could be moved to a register:

  movl $0, 4(%rdi)
  movl $0, 8(%rdi)
  movl $0, 12(%rdi)
  movl $0, 0(%rdi)

This would save substantial code size, especially for longer sequences like
this. It would be easy to have a rule telling isel to avoid matching MOV32mi
if the immediate has more than some fixed number of uses. It's more involved
to teach the register allocator how to do late folding to recover from
excessive register pressure.