mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-11-01 08:23:21 +01:00
d09b64fc25
Adds an instruction itinerary to all x86 instructions, giving each a default latency of 1, using the InstrItinClass IIC_DEFAULT. Sets specific latencies for Atom for the instructions in files X86InstrCMovSetCC.td, X86InstrArithmetic.td, X86InstrControl.td, and X86InstrShiftRotate.td. The Atom latencies for the remainder of the x86 instructions will be set in subsequent patches. Adds a test to verify that the scheduler is working. Also changes the scheduling preference to "Hybrid" for i386 Atom, while leaving x86_64 as ILP. Patch by Preston Gurd! llvm-svn: 149558
29 lines
780 B
LLVM
29 lines
780 B
LLVM
; RUN: llc <%s -O2 -mcpu=atom -march=x86 -relocation-model=static | FileCheck -check-prefix=atom %s
|
|
; RUN: llc <%s -O2 -mcpu=core2 -march=x86 -relocation-model=static | FileCheck %s
|
|
|
|
@a = common global i32 0, align 4
|
|
@b = common global i32 0, align 4
|
|
@c = common global i32 0, align 4
|
|
@d = common global i32 0, align 4
|
|
@e = common global i32 0, align 4
|
|
@f = common global i32 0, align 4
|
|
|
|
define void @func() nounwind uwtable {
|
|
; atom: imull
|
|
; atom-NOT: movl
|
|
; atom: imull
|
|
; CHECK: imull
|
|
; CHECK: movl
|
|
; CHECK: imull
|
|
entry:
|
|
%0 = load i32* @b, align 4
|
|
%1 = load i32* @c, align 4
|
|
%mul = mul nsw i32 %0, %1
|
|
store i32 %mul, i32* @a, align 4
|
|
%2 = load i32* @e, align 4
|
|
%3 = load i32* @f, align 4
|
|
%mul1 = mul nsw i32 %2, %3
|
|
store i32 %mul1, i32* @d, align 4
|
|
ret void
|
|
}
|