mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-10-30 15:32:52 +01:00
7e501cf4c3
This update was done with the following bash script: find test/CodeGen -name "*.ll" | \ while read NAME; do echo "$NAME" if ! grep -q "^; *RUN: *llc.*debug" $NAME; then TEMP=`mktemp -t temp` cp $NAME $TEMP sed -n "s/^define [^@]*@\([A-Za-z0-9_]*\)(.*$/\1/p" < $NAME | \ while read FUNC; do sed -i '' "s/;\(.*\)\([A-Za-z0-9_-]*\):\( *\)$FUNC: *\$/;\1\2-LABEL:\3$FUNC:/g" $TEMP done sed -i '' "s/;\(.*\)-LABEL-LABEL:/;\1-LABEL:/" $TEMP sed -i '' "s/;\(.*\)-NEXT-LABEL:/;\1-NEXT:/" $TEMP sed -i '' "s/;\(.*\)-NOT-LABEL:/;\1-NOT:/" $TEMP sed -i '' "s/;\(.*\)-DAG-LABEL:/;\1-DAG:/" $TEMP mv $TEMP $NAME fi done llvm-svn: 186280
117 lines
3.3 KiB
LLVM
117 lines
3.3 KiB
LLVM
; addr-01.ll in which the address is also used in a non-address context.
|
|
; The assumption here is that we should match complex addresses where
|
|
; possible, but this might well need to change in future.
|
|
;
|
|
; RUN: llc < %s -mtriple=s390x-linux-gnu | FileCheck %s
|
|
|
|
; A simple index address.
|
|
define void @f1(i64 %addr, i64 %index, i8 **%dst) {
|
|
; CHECK-LABEL: f1:
|
|
; CHECK: lb %r0, 0(%r3,%r2)
|
|
; CHECK: br %r14
|
|
%add = add i64 %addr, %index
|
|
%ptr = inttoptr i64 %add to i8 *
|
|
%a = load volatile i8 *%ptr
|
|
store volatile i8 *%ptr, i8 **%dst
|
|
ret void
|
|
}
|
|
|
|
; An address with an index and a displacement (order 1).
|
|
define void @f2(i64 %addr, i64 %index, i8 **%dst) {
|
|
; CHECK-LABEL: f2:
|
|
; CHECK: lb %r0, 100(%r3,%r2)
|
|
; CHECK: br %r14
|
|
%add1 = add i64 %addr, %index
|
|
%add2 = add i64 %add1, 100
|
|
%ptr = inttoptr i64 %add2 to i8 *
|
|
%a = load volatile i8 *%ptr
|
|
store volatile i8 *%ptr, i8 **%dst
|
|
ret void
|
|
}
|
|
|
|
; An address with an index and a displacement (order 2).
|
|
define void @f3(i64 %addr, i64 %index, i8 **%dst) {
|
|
; CHECK-LABEL: f3:
|
|
; CHECK: lb %r0, 100(%r3,%r2)
|
|
; CHECK: br %r14
|
|
%add1 = add i64 %addr, 100
|
|
%add2 = add i64 %add1, %index
|
|
%ptr = inttoptr i64 %add2 to i8 *
|
|
%a = load volatile i8 *%ptr
|
|
store volatile i8 *%ptr, i8 **%dst
|
|
ret void
|
|
}
|
|
|
|
; An address with an index and a subtracted displacement (order 1).
|
|
define void @f4(i64 %addr, i64 %index, i8 **%dst) {
|
|
; CHECK-LABEL: f4:
|
|
; CHECK: lb %r0, -100(%r3,%r2)
|
|
; CHECK: br %r14
|
|
%add1 = add i64 %addr, %index
|
|
%add2 = sub i64 %add1, 100
|
|
%ptr = inttoptr i64 %add2 to i8 *
|
|
%a = load volatile i8 *%ptr
|
|
store volatile i8 *%ptr, i8 **%dst
|
|
ret void
|
|
}
|
|
|
|
; An address with an index and a subtracted displacement (order 2).
|
|
define void @f5(i64 %addr, i64 %index, i8 **%dst) {
|
|
; CHECK-LABEL: f5:
|
|
; CHECK: lb %r0, -100(%r3,%r2)
|
|
; CHECK: br %r14
|
|
%add1 = sub i64 %addr, 100
|
|
%add2 = add i64 %add1, %index
|
|
%ptr = inttoptr i64 %add2 to i8 *
|
|
%a = load volatile i8 *%ptr
|
|
store volatile i8 *%ptr, i8 **%dst
|
|
ret void
|
|
}
|
|
|
|
; An address with an index and a displacement added using OR.
|
|
define void @f6(i64 %addr, i64 %index, i8 **%dst) {
|
|
; CHECK-LABEL: f6:
|
|
; CHECK: risbg [[BASE:%r[1245]]], %r2, 0, 188, 0
|
|
; CHECK: lb %r0, 6(%r3,[[BASE]])
|
|
; CHECK: br %r14
|
|
%aligned = and i64 %addr, -8
|
|
%or = or i64 %aligned, 6
|
|
%add = add i64 %or, %index
|
|
%ptr = inttoptr i64 %add to i8 *
|
|
%a = load volatile i8 *%ptr
|
|
store volatile i8 *%ptr, i8 **%dst
|
|
ret void
|
|
}
|
|
|
|
; Like f6, but without the masking. This OR doesn't count as a displacement.
|
|
define void @f7(i64 %addr, i64 %index, i8 **%dst) {
|
|
; CHECK-LABEL: f7:
|
|
; CHECK: oill %r2, 6
|
|
; CHECK: lb %r0, 0(%r3,%r2)
|
|
; CHECK: br %r14
|
|
%or = or i64 %addr, 6
|
|
%add = add i64 %or, %index
|
|
%ptr = inttoptr i64 %add to i8 *
|
|
%a = load volatile i8 *%ptr
|
|
store volatile i8 *%ptr, i8 **%dst
|
|
ret void
|
|
}
|
|
|
|
; Like f6, but with the OR applied after the index. We don't know anything
|
|
; about the alignment of %add here.
|
|
define void @f8(i64 %addr, i64 %index, i8 **%dst) {
|
|
; CHECK-LABEL: f8:
|
|
; CHECK: risbg [[BASE:%r[1245]]], %r2, 0, 188, 0
|
|
; CHECK: agr [[BASE]], %r3
|
|
; CHECK: oill [[BASE]], 6
|
|
; CHECK: lb %r0, 0([[BASE]])
|
|
; CHECK: br %r14
|
|
%aligned = and i64 %addr, -8
|
|
%add = add i64 %aligned, %index
|
|
%or = or i64 %add, 6
|
|
%ptr = inttoptr i64 %or to i8 *
|
|
%a = load volatile i8 *%ptr
|
|
store volatile i8 *%ptr, i8 **%dst
|
|
ret void
|
|
}
|