mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-11-25 04:02:41 +01:00
eb66b33867
I did this a long time ago with a janky python script, but now clang-format has built-in support for this. I fed clang-format every line with a #include and let it re-sort things according to the precise LLVM rules for include ordering baked into clang-format these days. I've reverted a number of files where the results of sorting includes isn't healthy. Either places where we have legacy code relying on particular include ordering (where possible, I'll fix these separately) or where we have particular formatting around #include lines that I didn't want to disturb in this patch. This patch is *entirely* mechanical. If you get merge conflicts or anything, just ignore the changes in this patch and run clang-format over your #include lines in the files. Sorry for any noise here, but it is important to keep these things stable. I was seeing an increasing number of patches with irrelevant re-ordering of #include lines because clang-format was used. This patch at least isolates that churn, makes it easy to skip when resolving conflicts, and gets us to a clean baseline (again). llvm-svn: 304787
178 lines
5.7 KiB
C++
178 lines
5.7 KiB
C++
//===-------------- PPCVSXCopy.cpp - VSX Copy Legalization ----------------===//
|
|
//
|
|
// The LLVM Compiler Infrastructure
|
|
//
|
|
// This file is distributed under the University of Illinois Open Source
|
|
// License. See LICENSE.TXT for details.
|
|
//
|
|
//===----------------------------------------------------------------------===//
|
|
//
|
|
// A pass which deals with the complexity of generating legal VSX register
|
|
// copies to/from register classes which partially overlap with the VSX
|
|
// register file.
|
|
//
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
#include "MCTargetDesc/PPCPredicates.h"
|
|
#include "PPC.h"
|
|
#include "PPCHazardRecognizers.h"
|
|
#include "PPCInstrBuilder.h"
|
|
#include "PPCInstrInfo.h"
|
|
#include "PPCMachineFunctionInfo.h"
|
|
#include "PPCTargetMachine.h"
|
|
#include "llvm/ADT/STLExtras.h"
|
|
#include "llvm/ADT/Statistic.h"
|
|
#include "llvm/CodeGen/MachineFrameInfo.h"
|
|
#include "llvm/CodeGen/MachineFunctionPass.h"
|
|
#include "llvm/CodeGen/MachineInstrBuilder.h"
|
|
#include "llvm/CodeGen/MachineMemOperand.h"
|
|
#include "llvm/CodeGen/MachineRegisterInfo.h"
|
|
#include "llvm/MC/MCAsmInfo.h"
|
|
#include "llvm/Support/Debug.h"
|
|
#include "llvm/Support/ErrorHandling.h"
|
|
#include "llvm/Support/TargetRegistry.h"
|
|
#include "llvm/Support/raw_ostream.h"
|
|
|
|
using namespace llvm;
|
|
|
|
#define DEBUG_TYPE "ppc-vsx-copy"
|
|
|
|
namespace llvm {
|
|
void initializePPCVSXCopyPass(PassRegistry&);
|
|
}
|
|
|
|
namespace {
|
|
// PPCVSXCopy pass - For copies between VSX registers and non-VSX registers
|
|
// (Altivec and scalar floating-point registers), we need to transform the
|
|
// copies into subregister copies with other restrictions.
|
|
struct PPCVSXCopy : public MachineFunctionPass {
|
|
static char ID;
|
|
PPCVSXCopy() : MachineFunctionPass(ID) {
|
|
initializePPCVSXCopyPass(*PassRegistry::getPassRegistry());
|
|
}
|
|
|
|
const TargetInstrInfo *TII;
|
|
|
|
bool IsRegInClass(unsigned Reg, const TargetRegisterClass *RC,
|
|
MachineRegisterInfo &MRI) {
|
|
if (TargetRegisterInfo::isVirtualRegister(Reg)) {
|
|
return RC->hasSubClassEq(MRI.getRegClass(Reg));
|
|
} else if (RC->contains(Reg)) {
|
|
return true;
|
|
}
|
|
|
|
return false;
|
|
}
|
|
|
|
bool IsVSReg(unsigned Reg, MachineRegisterInfo &MRI) {
|
|
return IsRegInClass(Reg, &PPC::VSRCRegClass, MRI);
|
|
}
|
|
|
|
bool IsVRReg(unsigned Reg, MachineRegisterInfo &MRI) {
|
|
return IsRegInClass(Reg, &PPC::VRRCRegClass, MRI);
|
|
}
|
|
|
|
bool IsF8Reg(unsigned Reg, MachineRegisterInfo &MRI) {
|
|
return IsRegInClass(Reg, &PPC::F8RCRegClass, MRI);
|
|
}
|
|
|
|
bool IsVSFReg(unsigned Reg, MachineRegisterInfo &MRI) {
|
|
return IsRegInClass(Reg, &PPC::VSFRCRegClass, MRI);
|
|
}
|
|
|
|
bool IsVSSReg(unsigned Reg, MachineRegisterInfo &MRI) {
|
|
return IsRegInClass(Reg, &PPC::VSSRCRegClass, MRI);
|
|
}
|
|
|
|
protected:
|
|
bool processBlock(MachineBasicBlock &MBB) {
|
|
bool Changed = false;
|
|
|
|
MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
|
|
for (MachineInstr &MI : MBB) {
|
|
if (!MI.isFullCopy())
|
|
continue;
|
|
|
|
MachineOperand &DstMO = MI.getOperand(0);
|
|
MachineOperand &SrcMO = MI.getOperand(1);
|
|
|
|
if ( IsVSReg(DstMO.getReg(), MRI) &&
|
|
!IsVSReg(SrcMO.getReg(), MRI)) {
|
|
// This is a copy *to* a VSX register from a non-VSX register.
|
|
Changed = true;
|
|
|
|
const TargetRegisterClass *SrcRC = &PPC::VSLRCRegClass;
|
|
assert((IsF8Reg(SrcMO.getReg(), MRI) ||
|
|
IsVSSReg(SrcMO.getReg(), MRI) ||
|
|
IsVSFReg(SrcMO.getReg(), MRI)) &&
|
|
"Unknown source for a VSX copy");
|
|
|
|
unsigned NewVReg = MRI.createVirtualRegister(SrcRC);
|
|
BuildMI(MBB, MI, MI.getDebugLoc(),
|
|
TII->get(TargetOpcode::SUBREG_TO_REG), NewVReg)
|
|
.addImm(1) // add 1, not 0, because there is no implicit clearing
|
|
// of the high bits.
|
|
.add(SrcMO)
|
|
.addImm(PPC::sub_64);
|
|
|
|
// The source of the original copy is now the new virtual register.
|
|
SrcMO.setReg(NewVReg);
|
|
} else if (!IsVSReg(DstMO.getReg(), MRI) &&
|
|
IsVSReg(SrcMO.getReg(), MRI)) {
|
|
// This is a copy *from* a VSX register to a non-VSX register.
|
|
Changed = true;
|
|
|
|
const TargetRegisterClass *DstRC = &PPC::VSLRCRegClass;
|
|
assert((IsF8Reg(DstMO.getReg(), MRI) ||
|
|
IsVSFReg(DstMO.getReg(), MRI) ||
|
|
IsVSSReg(DstMO.getReg(), MRI)) &&
|
|
"Unknown destination for a VSX copy");
|
|
|
|
// Copy the VSX value into a new VSX register of the correct subclass.
|
|
unsigned NewVReg = MRI.createVirtualRegister(DstRC);
|
|
BuildMI(MBB, MI, MI.getDebugLoc(), TII->get(TargetOpcode::COPY),
|
|
NewVReg)
|
|
.add(SrcMO);
|
|
|
|
// Transform the original copy into a subregister extraction copy.
|
|
SrcMO.setReg(NewVReg);
|
|
SrcMO.setSubReg(PPC::sub_64);
|
|
}
|
|
}
|
|
|
|
return Changed;
|
|
}
|
|
|
|
public:
|
|
bool runOnMachineFunction(MachineFunction &MF) override {
|
|
// If we don't have VSX on the subtarget, don't do anything.
|
|
const PPCSubtarget &STI = MF.getSubtarget<PPCSubtarget>();
|
|
if (!STI.hasVSX())
|
|
return false;
|
|
TII = STI.getInstrInfo();
|
|
|
|
bool Changed = false;
|
|
|
|
for (MachineFunction::iterator I = MF.begin(); I != MF.end();) {
|
|
MachineBasicBlock &B = *I++;
|
|
if (processBlock(B))
|
|
Changed = true;
|
|
}
|
|
|
|
return Changed;
|
|
}
|
|
|
|
void getAnalysisUsage(AnalysisUsage &AU) const override {
|
|
MachineFunctionPass::getAnalysisUsage(AU);
|
|
}
|
|
};
|
|
}
|
|
|
|
INITIALIZE_PASS(PPCVSXCopy, DEBUG_TYPE,
|
|
"PowerPC VSX Copy Legalization", false, false)
|
|
|
|
char PPCVSXCopy::ID = 0;
|
|
FunctionPass*
|
|
llvm::createPPCVSXCopyPass() { return new PPCVSXCopy(); }
|
|
|