.. |
AsmParser
|
[RISCV] Change ConstraintMask in RISCVII enum to be shifted left. NFC
|
2021-01-09 20:22:07 -08:00 |
Disassembler
|
[RISCV] Support Zfh half-precision floating-point extension.
|
2020-12-03 09:16:33 +08:00 |
MCTargetDesc
|
[RISCV] Remove unused method RISCVInstPrinter::printSImm5Plus1. NFC
|
2021-01-04 12:21:35 -08:00 |
TargetInfo
|
|
|
Utils
|
[RISCV] Convert most of the information about RVV Pseudos into bits in TSFlags.
|
2021-01-10 19:15:45 -08:00 |
CMakeLists.txt
|
[RISCV] Add a pass to remove duplicate VSETVLI instructions in a basic block.
|
2020-12-11 10:35:37 -08:00 |
RISCV.h
|
[RISCV] Add a pass to remove duplicate VSETVLI instructions in a basic block.
|
2020-12-11 10:35:37 -08:00 |
RISCV.td
|
[RISCV] V does not imply F.
|
2020-12-17 10:57:36 +08:00 |
RISCVAsmPrinter.cpp
|
|
|
RISCVCallingConv.td
|
|
|
RISCVCallLowering.cpp
|
[GlobalISel] Base implementation for sret demotion.
|
2021-01-06 10:30:50 +05:30 |
RISCVCallLowering.h
|
[GlobalISel] Base implementation for sret demotion.
|
2021-01-06 10:30:50 +05:30 |
RISCVCleanupVSETVLI.cpp
|
[RISCV] Add a pass to remove duplicate VSETVLI instructions in a basic block.
|
2020-12-11 10:35:37 -08:00 |
RISCVExpandAtomicPseudoInsts.cpp
|
|
|
RISCVExpandPseudoInsts.cpp
|
[RISCV] Define vmclr.m/vmset.m intrinsics.
|
2020-12-28 18:57:17 -08:00 |
RISCVFrameLowering.cpp
|
[RISCV] Do not grow the stack a second time when we need to realign the stack
|
2021-01-09 16:51:09 +00:00 |
RISCVFrameLowering.h
|
|
|
RISCVInstrFormats.td
|
[RISCV] Convert most of the information about RVV Pseudos into bits in TSFlags.
|
2021-01-10 19:15:45 -08:00 |
RISCVInstrFormatsC.td
|
|
|
RISCVInstrFormatsV.td
|
|
|
RISCVInstrInfo.cpp
|
[Target] Use llvm::erase_if (NFC)
|
2020-12-20 17:43:22 -08:00 |
RISCVInstrInfo.h
|
|
|
RISCVInstrInfo.td
|
[RISCV] Move shift ComplexPatterns and custom isel to PatFrags with predicates
|
2021-01-05 11:37:48 -08:00 |
RISCVInstrInfoA.td
|
|
|
RISCVInstrInfoB.td
|
[RISCV] Move shift ComplexPatterns and custom isel to PatFrags with predicates
|
2021-01-05 11:37:48 -08:00 |
RISCVInstrInfoC.td
|
[RISCV] Add support for printing pcrel immediates as absolute addresses in llvm-objdump
|
2020-12-04 10:34:12 -08:00 |
RISCVInstrInfoD.td
|
[RISCV][LegalizeDAG] Expand SETO and SETUO comparisons. Teach LegalizeDAG to expand SETUO expansion when UNE isn't legal.
|
2020-12-10 09:15:52 -08:00 |
RISCVInstrInfoF.td
|
[RISCV][LegalizeDAG] Expand SETO and SETUO comparisons. Teach LegalizeDAG to expand SETUO expansion when UNE isn't legal.
|
2020-12-10 09:15:52 -08:00 |
RISCVInstrInfoM.td
|
|
|
RISCVInstrInfoV.td
|
[RISCV] Clear isCodeGenOnly flag on VMSGE(U) pseudo instructions. Remove InstAliases that duplicate the asm strings in the pseudos.
|
2021-01-10 23:39:08 -08:00 |
RISCVInstrInfoVPseudos.td
|
[RISCV] Convert most of the information about RVV Pseudos into bits in TSFlags.
|
2021-01-10 19:15:45 -08:00 |
RISCVInstrInfoVSDPatterns.td
|
[RISCV] Add scalable vector vselect ISel patterns
|
2021-01-11 22:41:34 +00:00 |
RISCVInstrInfoZfh.td
|
[RISCV][LegalizeDAG] Expand SETO and SETUO comparisons. Teach LegalizeDAG to expand SETUO expansion when UNE isn't legal.
|
2020-12-10 09:15:52 -08:00 |
RISCVInstructionSelector.cpp
|
|
|
RISCVISelDAGToDAG.cpp
|
[RISCV] Move shift ComplexPatterns and custom isel to PatFrags with predicates
|
2021-01-05 11:37:48 -08:00 |
RISCVISelDAGToDAG.h
|
[RISCV] Move shift ComplexPatterns and custom isel to PatFrags with predicates
|
2021-01-05 11:37:48 -08:00 |
RISCVISelLowering.cpp
|
[RISCV] Add scalable vector fcmp ISel patterns
|
2021-01-11 19:38:56 +00:00 |
RISCVISelLowering.h
|
[RISCV] Add ISel support for RVV vector/scalar forms
|
2020-12-23 20:16:18 +00:00 |
RISCVLegalizerInfo.cpp
|
|
|
RISCVLegalizerInfo.h
|
|
|
RISCVMachineFunctionInfo.h
|
|
|
RISCVMCInstLower.cpp
|
[RISCV] Convert most of the information about RVV Pseudos into bits in TSFlags.
|
2021-01-10 19:15:45 -08:00 |
RISCVMergeBaseOffset.cpp
|
[RISCV] Support Zfh half-precision floating-point extension.
|
2020-12-03 09:16:33 +08:00 |
RISCVRegisterBankInfo.cpp
|
|
|
RISCVRegisterBankInfo.h
|
|
|
RISCVRegisterBanks.td
|
|
|
RISCVRegisterInfo.cpp
|
[RISCV] Define the remaining vector fixed-point arithmetic intrinsics.
|
2020-12-20 22:57:07 -08:00 |
RISCVRegisterInfo.h
|
|
|
RISCVRegisterInfo.td
|
[RISCV] Define the remaining vector fixed-point arithmetic intrinsics.
|
2020-12-20 22:57:07 -08:00 |
RISCVSchedRocket.td
|
|
|
RISCVSchedSiFive7.td
|
|
|
RISCVSchedule.td
|
|
|
RISCVSubtarget.cpp
|
|
|
RISCVSubtarget.h
|
[RISCV] Support Zfh half-precision floating-point extension.
|
2020-12-03 09:16:33 +08:00 |
RISCVSystemOperands.td
|
|
|
RISCVTargetMachine.cpp
|
[RISCV] Address clang-tidy warnings in RISCVTargetMachine. NFC.
|
2020-12-18 21:50:55 +00:00 |
RISCVTargetMachine.h
|
[RISCV] Address clang-tidy warnings in RISCVTargetMachine. NFC.
|
2020-12-18 21:50:55 +00:00 |
RISCVTargetObjectFile.cpp
|
|
|
RISCVTargetObjectFile.h
|
|
|
RISCVTargetTransformInfo.cpp
|
|
|
RISCVTargetTransformInfo.h
|
|
|