mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-11-25 04:02:41 +01:00
a391f74022
This instruction doesn't access memory. It juse use a similar looking memory encoding. Don't require Intel syntax to put "qword ptr" in front of it. llvm-svn: 320845
83 lines
3.8 KiB
TableGen
83 lines
3.8 KiB
TableGen
//===-- X86InstrMPX.td - MPX Instruction Set ---------*- tablegen -*-===//
|
|
//
|
|
// The LLVM Compiler Infrastructure
|
|
//
|
|
// This file is distributed under the University of Illinois Open Source
|
|
// License. See LICENSE.TXT for details.
|
|
//
|
|
//===----------------------------------------------------------------------===//
|
|
//
|
|
// This file describes the X86 MPX instruction set, defining the
|
|
// instructions, and properties of the instructions which are needed for code
|
|
// generation, machine code emission, and analysis.
|
|
//
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// FIXME: Investigate a better scheduler itinerary once MPX is used inside LLVM.
|
|
let SchedRW = [WriteSystem] in {
|
|
|
|
multiclass mpx_bound_make<bits<8> opc, string OpcodeStr> {
|
|
let mayLoad = 1 in {
|
|
def 32rm: I<opc, MRMSrcMem, (outs BNDR:$dst), (ins i32mem:$src),
|
|
OpcodeStr#"\t{$src, $dst|$dst, $src}", [], IIC_MPX>,
|
|
Requires<[HasMPX, Not64BitMode]>;
|
|
def 64rm: RI<opc, MRMSrcMem, (outs BNDR:$dst), (ins i64mem:$src),
|
|
OpcodeStr#"\t{$src, $dst|$dst, $src}", [], IIC_MPX>,
|
|
Requires<[HasMPX, In64BitMode]>;
|
|
}
|
|
}
|
|
|
|
defm BNDMK : mpx_bound_make<0x1B, "bndmk">, XS;
|
|
|
|
multiclass mpx_bound_check<bits<8> opc, string OpcodeStr> {
|
|
let mayLoad = 1 in {
|
|
def 32rm: I<opc, MRMSrcMem, (outs), (ins BNDR:$src1, i32mem:$src2),
|
|
OpcodeStr#"\t{$src2, $src1|$src1, $src2}", [], IIC_MPX>,
|
|
Requires<[HasMPX, Not64BitMode]>;
|
|
def 64rm: RI<opc, MRMSrcMem, (outs), (ins BNDR:$src1, i64mem:$src2),
|
|
OpcodeStr#"\t{$src2, $src1|$src1, $src2}", [], IIC_MPX>,
|
|
Requires<[HasMPX, In64BitMode]>;
|
|
}
|
|
def 32rr: I<opc, MRMSrcReg, (outs), (ins BNDR:$src1, GR32:$src2),
|
|
OpcodeStr#"\t{$src2, $src1|$src1, $src2}", [], IIC_MPX>,
|
|
Requires<[HasMPX, Not64BitMode]>;
|
|
def 64rr: RI<opc, MRMSrcReg, (outs), (ins BNDR:$src1, GR64:$src2),
|
|
OpcodeStr#"\t{$src2, $src1|$src1, $src2}", [], IIC_MPX>,
|
|
Requires<[HasMPX, In64BitMode]>;
|
|
}
|
|
defm BNDCL : mpx_bound_check<0x1A, "bndcl">, XS;
|
|
defm BNDCU : mpx_bound_check<0x1A, "bndcu">, XD;
|
|
defm BNDCN : mpx_bound_check<0x1B, "bndcn">, XD;
|
|
|
|
def BNDMOVRMrr : I<0x1A, MRMSrcReg, (outs BNDR:$dst), (ins BNDR:$src),
|
|
"bndmov\t{$src, $dst|$dst, $src}", [], IIC_MPX>, PD,
|
|
Requires<[HasMPX]>;
|
|
let mayLoad = 1 in {
|
|
def BNDMOVRM32rm : I<0x1A, MRMSrcMem, (outs BNDR:$dst), (ins i64mem:$src),
|
|
"bndmov\t{$src, $dst|$dst, $src}", [], IIC_MPX>, PD,
|
|
Requires<[HasMPX, Not64BitMode]>;
|
|
def BNDMOVRM64rm : RI<0x1A, MRMSrcMem, (outs BNDR:$dst), (ins i128mem:$src),
|
|
"bndmov\t{$src, $dst|$dst, $src}", [], IIC_MPX>, PD,
|
|
Requires<[HasMPX, In64BitMode]>;
|
|
}
|
|
def BNDMOVMRrr : I<0x1B, MRMDestReg, (outs BNDR:$dst), (ins BNDR:$src),
|
|
"bndmov\t{$src, $dst|$dst, $src}", [], IIC_MPX>, PD,
|
|
Requires<[HasMPX]>;
|
|
let mayStore = 1 in {
|
|
def BNDMOVMR32mr : I<0x1B, MRMDestMem, (outs), (ins i64mem:$dst, BNDR:$src),
|
|
"bndmov\t{$src, $dst|$dst, $src}", [], IIC_MPX>, PD,
|
|
Requires<[HasMPX, Not64BitMode]>;
|
|
def BNDMOVMR64mr : RI<0x1B, MRMDestMem, (outs), (ins i128mem:$dst, BNDR:$src),
|
|
"bndmov\t{$src, $dst|$dst, $src}", [], IIC_MPX>, PD,
|
|
Requires<[HasMPX, In64BitMode]>;
|
|
|
|
def BNDSTXmr: I<0x1B, MRMDestMem, (outs), (ins i64mem:$dst, BNDR:$src),
|
|
"bndstx\t{$src, $dst|$dst, $src}", [], IIC_MPX>, PS,
|
|
Requires<[HasMPX]>;
|
|
}
|
|
let mayLoad = 1 in
|
|
def BNDLDXrm: I<0x1A, MRMSrcMem, (outs BNDR:$dst), (ins anymem:$src),
|
|
"bndldx\t{$src, $dst|$dst, $src}", [], IIC_MPX>, PS,
|
|
Requires<[HasMPX]>;
|
|
} // SchedRW
|