mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-10-29 23:12:55 +01:00
2ca847f56b
Some ARM CPUs only support ARM mode (ancient v4 ones, for example) and some only support Thumb mode (M-class ones currently). This makes sure such CPUs default to the correct mode and makes the AsmParser diagnose an attempt to switch modes incorrectly. rdar://14024354 llvm-svn: 183710
34 lines
787 B
ArmAsm
34 lines
787 B
ArmAsm
@ RUN: llvm-mc -triple=armv7-linux-gnueabi -filetype=obj < %s | llvm-objdump -t - | FileCheck %s
|
|
|
|
.text
|
|
@ $a at 0x0000
|
|
add r0, r0, r0
|
|
@ $d at 0x0004
|
|
.word 42
|
|
.thumb
|
|
@ $t at 0x0008
|
|
adds r0, r0, r0
|
|
adds r0, r0, r0
|
|
@ $a at 0x000c
|
|
.arm
|
|
add r0, r0, r0
|
|
@ $t at 0x0010
|
|
.thumb
|
|
adds r0, r0, r0
|
|
@ $d at 0x0012
|
|
.ascii "012"
|
|
.byte 1
|
|
.byte 2
|
|
.byte 3
|
|
@ $a at 0x0018
|
|
.arm
|
|
add r0, r0, r0
|
|
|
|
@ CHECK: 00000000 .text 00000000 $a
|
|
@ CHECK-NEXT: 0000000c .text 00000000 $a
|
|
@ CHECK-NEXT: 00000018 .text 00000000 $a
|
|
@ CHECK-NEXT: 00000004 .text 00000000 $d
|
|
@ CHECK-NEXT: 00000012 .text 00000000 $d
|
|
@ CHECK-NEXT: 00000008 .text 00000000 $t
|
|
@ CHECK-NEXT: 00000010 .text 00000000 $t
|