mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2025-01-31 12:41:49 +01:00
847b3d4c65
Change to not generate truncate instructions if all use of a truncate operation don't care about higher bits. For example, an i32 add instruction doesn't care about higher 32 bits in 64 bit registers. Updates regression tests also. Reviewed By: simoll Differential Revision: https://reviews.llvm.org/D85418
122 lines
3.3 KiB
LLVM
122 lines
3.3 KiB
LLVM
; RUN: llc < %s -mtriple=ve-unknown-unknown | FileCheck %s
|
|
|
|
define zeroext i1 @setcceq(i32, i32) {
|
|
; CHECK-LABEL: setcceq:
|
|
; CHECK: .LBB{{[0-9]+}}_2:
|
|
; CHECK-NEXT: cmps.w.sx %s0, %s0, %s1
|
|
; CHECK-NEXT: or %s1, 0, (0)1
|
|
; CHECK-NEXT: cmov.w.eq %s1, (63)0, %s0
|
|
; CHECK-NEXT: adds.w.zx %s0, %s1, (0)1
|
|
; CHECK-NEXT: or %s11, 0, %s9
|
|
%3 = icmp eq i32 %0, %1
|
|
ret i1 %3
|
|
}
|
|
|
|
define zeroext i1 @setccne(i32, i32) {
|
|
; CHECK-LABEL: setccne:
|
|
; CHECK: .LBB{{[0-9]+}}_2:
|
|
; CHECK-NEXT: cmps.w.sx %s0, %s0, %s1
|
|
; CHECK-NEXT: or %s1, 0, (0)1
|
|
; CHECK-NEXT: cmov.w.ne %s1, (63)0, %s0
|
|
; CHECK-NEXT: adds.w.zx %s0, %s1, (0)1
|
|
; CHECK-NEXT: or %s11, 0, %s9
|
|
%3 = icmp ne i32 %0, %1
|
|
ret i1 %3
|
|
}
|
|
|
|
define zeroext i1 @setccugt(i32, i32) {
|
|
; CHECK-LABEL: setccugt:
|
|
; CHECK: .LBB{{[0-9]+}}_2:
|
|
; CHECK-NEXT: cmpu.w %s0, %s0, %s1
|
|
; CHECK-NEXT: or %s1, 0, (0)1
|
|
; CHECK-NEXT: cmov.w.gt %s1, (63)0, %s0
|
|
; CHECK-NEXT: adds.w.zx %s0, %s1, (0)1
|
|
; CHECK-NEXT: or %s11, 0, %s9
|
|
%3 = icmp ugt i32 %0, %1
|
|
ret i1 %3
|
|
}
|
|
|
|
define zeroext i1 @setccuge(i32, i32) {
|
|
; CHECK-LABEL: setccuge:
|
|
; CHECK: .LBB{{[0-9]+}}_2:
|
|
; CHECK-NEXT: cmpu.w %s0, %s0, %s1
|
|
; CHECK-NEXT: or %s1, 0, (0)1
|
|
; CHECK-NEXT: cmov.w.ge %s1, (63)0, %s0
|
|
; CHECK-NEXT: adds.w.zx %s0, %s1, (0)1
|
|
; CHECK-NEXT: or %s11, 0, %s9
|
|
%3 = icmp uge i32 %0, %1
|
|
ret i1 %3
|
|
}
|
|
|
|
define zeroext i1 @setccult(i32, i32) {
|
|
; CHECK-LABEL: setccult:
|
|
; CHECK: .LBB{{[0-9]+}}_2:
|
|
; CHECK-NEXT: cmpu.w %s0, %s0, %s1
|
|
; CHECK-NEXT: or %s1, 0, (0)1
|
|
; CHECK-NEXT: cmov.w.lt %s1, (63)0, %s0
|
|
; CHECK-NEXT: adds.w.zx %s0, %s1, (0)1
|
|
; CHECK-NEXT: or %s11, 0, %s9
|
|
%3 = icmp ult i32 %0, %1
|
|
ret i1 %3
|
|
}
|
|
|
|
define zeroext i1 @setccule(i32, i32) {
|
|
; CHECK-LABEL: setccule:
|
|
; CHECK: .LBB{{[0-9]+}}_2:
|
|
; CHECK-NEXT: cmpu.w %s0, %s0, %s1
|
|
; CHECK-NEXT: or %s1, 0, (0)1
|
|
; CHECK-NEXT: cmov.w.le %s1, (63)0, %s0
|
|
; CHECK-NEXT: adds.w.zx %s0, %s1, (0)1
|
|
; CHECK-NEXT: or %s11, 0, %s9
|
|
%3 = icmp ule i32 %0, %1
|
|
ret i1 %3
|
|
}
|
|
|
|
define zeroext i1 @setccsgt(i32, i32) {
|
|
; CHECK-LABEL: setccsgt:
|
|
; CHECK: .LBB{{[0-9]+}}_2:
|
|
; CHECK-NEXT: cmps.w.sx %s0, %s0, %s1
|
|
; CHECK-NEXT: or %s1, 0, (0)1
|
|
; CHECK-NEXT: cmov.w.gt %s1, (63)0, %s0
|
|
; CHECK-NEXT: adds.w.zx %s0, %s1, (0)1
|
|
; CHECK-NEXT: or %s11, 0, %s9
|
|
%3 = icmp sgt i32 %0, %1
|
|
ret i1 %3
|
|
}
|
|
|
|
define zeroext i1 @setccsge(i32, i32) {
|
|
; CHECK-LABEL: setccsge:
|
|
; CHECK: .LBB{{[0-9]+}}_2:
|
|
; CHECK-NEXT: cmps.w.sx %s0, %s0, %s1
|
|
; CHECK-NEXT: or %s1, 0, (0)1
|
|
; CHECK-NEXT: cmov.w.ge %s1, (63)0, %s0
|
|
; CHECK-NEXT: adds.w.zx %s0, %s1, (0)1
|
|
; CHECK-NEXT: or %s11, 0, %s9
|
|
%3 = icmp sge i32 %0, %1
|
|
ret i1 %3
|
|
}
|
|
|
|
define zeroext i1 @setccslt(i32, i32) {
|
|
; CHECK-LABEL: setccslt:
|
|
; CHECK: .LBB{{[0-9]+}}_2:
|
|
; CHECK-NEXT: cmps.w.sx %s0, %s0, %s1
|
|
; CHECK-NEXT: or %s1, 0, (0)1
|
|
; CHECK-NEXT: cmov.w.lt %s1, (63)0, %s0
|
|
; CHECK-NEXT: adds.w.zx %s0, %s1, (0)1
|
|
; CHECK-NEXT: or %s11, 0, %s9
|
|
%3 = icmp slt i32 %0, %1
|
|
ret i1 %3
|
|
}
|
|
|
|
define zeroext i1 @setccsle(i32, i32) {
|
|
; CHECK-LABEL: setccsle:
|
|
; CHECK: .LBB{{[0-9]+}}_2:
|
|
; CHECK-NEXT: cmps.w.sx %s0, %s0, %s1
|
|
; CHECK-NEXT: or %s1, 0, (0)1
|
|
; CHECK-NEXT: cmov.w.le %s1, (63)0, %s0
|
|
; CHECK-NEXT: adds.w.zx %s0, %s1, (0)1
|
|
; CHECK-NEXT: or %s11, 0, %s9
|
|
%3 = icmp sle i32 %0, %1
|
|
ret i1 %3
|
|
}
|