mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-11-24 19:52:54 +01:00
ca0f4dc4f0
This commit starts with a "git mv ARM64 AArch64" and continues out from there, renaming the C++ classes, intrinsics, and other target-local objects for consistency. "ARM64" test directories are also moved, and tests that began their life in ARM64 use an arm64 triple, those from AArch64 use an aarch64 triple. Both should be equivalent though. This finishes the AArch64 merge, and everyone should feel free to continue committing as normal now. llvm-svn: 209577
125 lines
4.2 KiB
LLVM
125 lines
4.2 KiB
LLVM
; RUN: llc < %s -verify-machineinstrs -mtriple=arm64-none-linux-gnu -mattr=+neon -fp-contract=fast | FileCheck %s
|
|
|
|
define float @test_fmul_lane_ss2S(float %a, <2 x float> %v) {
|
|
; CHECK-LABEL: test_fmul_lane_ss2S
|
|
; CHECK: fmul {{s[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}}.s[1]
|
|
%tmp1 = extractelement <2 x float> %v, i32 1
|
|
%tmp2 = fmul float %a, %tmp1;
|
|
ret float %tmp2;
|
|
}
|
|
|
|
define float @test_fmul_lane_ss2S_swap(float %a, <2 x float> %v) {
|
|
; CHECK-LABEL: test_fmul_lane_ss2S_swap
|
|
; CHECK: fmul {{s[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}}.s[1]
|
|
%tmp1 = extractelement <2 x float> %v, i32 1
|
|
%tmp2 = fmul float %tmp1, %a;
|
|
ret float %tmp2;
|
|
}
|
|
|
|
|
|
define float @test_fmul_lane_ss4S(float %a, <4 x float> %v) {
|
|
; CHECK-LABEL: test_fmul_lane_ss4S
|
|
; CHECK: fmul {{s[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}}.s[3]
|
|
%tmp1 = extractelement <4 x float> %v, i32 3
|
|
%tmp2 = fmul float %a, %tmp1;
|
|
ret float %tmp2;
|
|
}
|
|
|
|
define float @test_fmul_lane_ss4S_swap(float %a, <4 x float> %v) {
|
|
; CHECK-LABEL: test_fmul_lane_ss4S_swap
|
|
; CHECK: fmul {{s[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}}.s[3]
|
|
%tmp1 = extractelement <4 x float> %v, i32 3
|
|
%tmp2 = fmul float %tmp1, %a;
|
|
ret float %tmp2;
|
|
}
|
|
|
|
|
|
define double @test_fmul_lane_ddD(double %a, <1 x double> %v) {
|
|
; CHECK-LABEL: test_fmul_lane_ddD
|
|
; CHECK: fmul {{d[0-9]+}}, {{d[0-9]+}}, {{v[0-9]+.d\[0]|d[0-9]+}}
|
|
%tmp1 = extractelement <1 x double> %v, i32 0
|
|
%tmp2 = fmul double %a, %tmp1;
|
|
ret double %tmp2;
|
|
}
|
|
|
|
|
|
|
|
define double @test_fmul_lane_dd2D(double %a, <2 x double> %v) {
|
|
; CHECK-LABEL: test_fmul_lane_dd2D
|
|
; CHECK: fmul {{d[0-9]+}}, {{d[0-9]+}}, {{v[0-9]+}}.d[1]
|
|
%tmp1 = extractelement <2 x double> %v, i32 1
|
|
%tmp2 = fmul double %a, %tmp1;
|
|
ret double %tmp2;
|
|
}
|
|
|
|
|
|
define double @test_fmul_lane_dd2D_swap(double %a, <2 x double> %v) {
|
|
; CHECK-LABEL: test_fmul_lane_dd2D_swap
|
|
; CHECK: fmul {{d[0-9]+}}, {{d[0-9]+}}, {{v[0-9]+}}.d[1]
|
|
%tmp1 = extractelement <2 x double> %v, i32 1
|
|
%tmp2 = fmul double %tmp1, %a;
|
|
ret double %tmp2;
|
|
}
|
|
|
|
declare float @llvm.aarch64.neon.fmulx.f32(float, float)
|
|
|
|
define float @test_fmulx_lane_f32(float %a, <2 x float> %v) {
|
|
; CHECK-LABEL: test_fmulx_lane_f32
|
|
; CHECK: fmulx {{s[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}}.s[1]
|
|
%tmp1 = extractelement <2 x float> %v, i32 1
|
|
%tmp2 = call float @llvm.aarch64.neon.fmulx.f32(float %a, float %tmp1)
|
|
ret float %tmp2;
|
|
}
|
|
|
|
define float @test_fmulx_laneq_f32(float %a, <4 x float> %v) {
|
|
; CHECK-LABEL: test_fmulx_laneq_f32
|
|
; CHECK: fmulx {{s[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}}.s[3]
|
|
%tmp1 = extractelement <4 x float> %v, i32 3
|
|
%tmp2 = call float @llvm.aarch64.neon.fmulx.f32(float %a, float %tmp1)
|
|
ret float %tmp2;
|
|
}
|
|
|
|
define float @test_fmulx_laneq_f32_swap(float %a, <4 x float> %v) {
|
|
; CHECK-LABEL: test_fmulx_laneq_f32_swap
|
|
; CHECK: fmulx {{s[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}}.s[3]
|
|
%tmp1 = extractelement <4 x float> %v, i32 3
|
|
%tmp2 = call float @llvm.aarch64.neon.fmulx.f32(float %tmp1, float %a)
|
|
ret float %tmp2;
|
|
}
|
|
|
|
declare double @llvm.aarch64.neon.fmulx.f64(double, double)
|
|
|
|
define double @test_fmulx_lane_f64(double %a, <1 x double> %v) {
|
|
; CHECK-LABEL: test_fmulx_lane_f64
|
|
; CHECK: fmulx {{d[0-9]+}}, {{d[0-9]+}}, {{v[0-9]+.d\[0]|d[0-9]+}}
|
|
%tmp1 = extractelement <1 x double> %v, i32 0
|
|
%tmp2 = call double @llvm.aarch64.neon.fmulx.f64(double %a, double %tmp1)
|
|
ret double %tmp2;
|
|
}
|
|
|
|
define double @test_fmulx_laneq_f64_0(double %a, <2 x double> %v) {
|
|
; CHECK-LABEL: test_fmulx_laneq_f64_0
|
|
; CHECK: fmulx {{d[0-9]+}}, {{d[0-9]+}}, {{v[0-9]+}}.d[0]
|
|
%tmp1 = extractelement <2 x double> %v, i32 0
|
|
%tmp2 = call double @llvm.aarch64.neon.fmulx.f64(double %a, double %tmp1)
|
|
ret double %tmp2;
|
|
}
|
|
|
|
|
|
define double @test_fmulx_laneq_f64_1(double %a, <2 x double> %v) {
|
|
; CHECK-LABEL: test_fmulx_laneq_f64_1
|
|
; CHECK: fmulx {{d[0-9]+}}, {{d[0-9]+}}, {{v[0-9]+}}.d[1]
|
|
%tmp1 = extractelement <2 x double> %v, i32 1
|
|
%tmp2 = call double @llvm.aarch64.neon.fmulx.f64(double %a, double %tmp1)
|
|
ret double %tmp2;
|
|
}
|
|
|
|
define double @test_fmulx_laneq_f64_1_swap(double %a, <2 x double> %v) {
|
|
; CHECK-LABEL: test_fmulx_laneq_f64_1_swap
|
|
; CHECK: fmulx {{d[0-9]+}}, {{d[0-9]+}}, {{v[0-9]+}}.d[1]
|
|
%tmp1 = extractelement <2 x double> %v, i32 1
|
|
%tmp2 = call double @llvm.aarch64.neon.fmulx.f64(double %tmp1, double %a)
|
|
ret double %tmp2;
|
|
}
|
|
|