mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-11-23 11:13:28 +01:00
bc658bf60a
This adds support for the new 128-bit vector float instructions of z14. Note that these instructions actually only operate on the f128 type, since only each 128-bit vector register can hold only one 128-bit float value. However, this is still preferable to the legacy 128-bit float instructions, since those operate on pairs of floating-point registers (so we can hold at most 8 values in registers), while the new instructions use single vector registers (so we hold up to 32 value in registers). Adding support includes: - Enabling the instructions for the assembler/disassembler. - CodeGen for the instructions. This includes allocating the f128 type now to the VR128BitRegClass instead of FP128BitRegClass. - Scheduler description support for the instructions. Note that for a small number of operations, we have no new vector instructions (like integer <-> 128-bit float conversions), and so we use the legacy instruction and then reformat the operand (i.e. copy between a pair of floating-point registers and a vector register). llvm-svn: 308196
18 lines
504 B
LLVM
18 lines
504 B
LLVM
; Test 128-bit floating-point division on z14.
|
|
;
|
|
; RUN: llc < %s -mtriple=s390x-linux-gnu -mcpu=z14 | FileCheck %s
|
|
|
|
define void @f1(fp128 *%ptr1, fp128 *%ptr2) {
|
|
; CHECK-LABEL: f1:
|
|
; CHECK-DAG: vl [[REG1:%v[0-9]+]], 0(%r2)
|
|
; CHECK-DAG: vl [[REG2:%v[0-9]+]], 0(%r3)
|
|
; CHECK: wfdxb [[RES:%v[0-9]+]], [[REG1]], [[REG2]]
|
|
; CHECK: vst [[RES]], 0(%r2)
|
|
; CHECK: br %r14
|
|
%f1 = load fp128, fp128 *%ptr1
|
|
%f2 = load fp128, fp128 *%ptr2
|
|
%sum = fdiv fp128 %f1, %f2
|
|
store fp128 %sum, fp128 *%ptr1
|
|
ret void
|
|
}
|