mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-10-22 04:22:57 +02:00
e023b2c5fa
In the past while, I've committed a number of patches in the PowerPC back end aimed at eliminating comparison instructions. However, this causes some failures in proprietary source and these issues are not observed in SPEC or any open source packages I've been able to run. As a result, I'm pulling the entire series and will refactor it to: - Have a single entry point for easy control - Have fine-grained control over which patterns we transform A side-effect of this is that test cases for these patches (and modified by them) are XFAIL-ed. This is a temporary measure as it is counter-productive to remove/modify these test cases and then have to modify them again when the refactored patch is recommitted. The failure will be investigated in parallel to the refactoring effort and the recommit will either have a fix for it or will leave this transformation off by default until the problem is resolved. llvm-svn: 314244
130 lines
3.6 KiB
LLVM
130 lines
3.6 KiB
LLVM
; XFAIL: *
|
|
; RUN: llc -verify-machineinstrs -mtriple=powerpc64-unknown-linux-gnu -O2 \
|
|
; RUN: -ppc-asm-full-reg-names -mcpu=pwr8 < %s | FileCheck %s \
|
|
; RUN: --implicit-check-not cmpw --implicit-check-not cmpd --implicit-check-not cmpl
|
|
; RUN: llc -verify-machineinstrs -mtriple=powerpc64le-unknown-linux-gnu -O2 \
|
|
; RUN: -ppc-asm-full-reg-names -mcpu=pwr8 < %s | FileCheck %s \
|
|
; RUN: --implicit-check-not cmpw --implicit-check-not cmpd --implicit-check-not cmpl
|
|
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
|
|
@glob = common local_unnamed_addr global i64 0, align 8
|
|
|
|
define signext i32 @test_igesll(i64 %a, i64 %b) {
|
|
; CHECK-LABEL: test_igesll:
|
|
; CHECK: # BB#0: # %entry
|
|
; CHECK-NEXT: sradi r5, r3, 63
|
|
; CHECK-NEXT: rldicl r6, r4, 1, 63
|
|
; CHECK-NEXT: subfc r3, r4, r3
|
|
; CHECK-NEXT: adde r3, r5, r6
|
|
; CHECK-NEXT: blr
|
|
entry:
|
|
%cmp = icmp sge i64 %a, %b
|
|
%conv = zext i1 %cmp to i32
|
|
ret i32 %conv
|
|
}
|
|
|
|
define signext i32 @test_igesll_sext(i64 %a, i64 %b) {
|
|
; CHECK-LABEL: test_igesll_sext:
|
|
; CHECK: # BB#0: # %entry
|
|
; CHECK-NEXT: sradi r5, r3, 63
|
|
; CHECK-NEXT: rldicl r6, r4, 1, 63
|
|
; CHECK-NEXT: subfc r3, r4, r3
|
|
; CHECK-NEXT: adde r3, r5, r6
|
|
; CHECK-NEXT: neg r3, r3
|
|
; CHECK-NEXT: blr
|
|
entry:
|
|
%cmp = icmp sge i64 %a, %b
|
|
%sub = sext i1 %cmp to i32
|
|
ret i32 %sub
|
|
}
|
|
|
|
define signext i32 @test_igesll_z(i64 %a) {
|
|
; CHECK-LABEL: test_igesll_z:
|
|
; CHECK: # BB#0: # %entry
|
|
; CHECK-NEXT: rldicl r3, r3, 1, 63
|
|
; CHECK-NEXT: xori r3, r3, 1
|
|
; CHECK-NEXT: blr
|
|
entry:
|
|
%cmp = icmp sgt i64 %a, -1
|
|
%conv = zext i1 %cmp to i32
|
|
ret i32 %conv
|
|
}
|
|
|
|
define signext i32 @test_igesll_sext_z(i64 %a) {
|
|
; CHECK-LABEL: test_igesll_sext_z:
|
|
; CHECK: # BB#0: # %entry
|
|
; CHECK-NEXT: sradi r3, r3, 63
|
|
; CHECK-NEXT: not r3, r3
|
|
; CHECK-NEXT: blr
|
|
entry:
|
|
%cmp = icmp sgt i64 %a, -1
|
|
%sub = sext i1 %cmp to i32
|
|
ret i32 %sub
|
|
}
|
|
|
|
define void @test_igesll_store(i64 %a, i64 %b) {
|
|
; CHECK-LABEL: test_igesll_store:
|
|
; CHECK: # BB#0: # %entry
|
|
; CHECK: sradi r6, r3, 63
|
|
; CHECK: subfc r3, r4, r3
|
|
; CHECK: rldicl r3, r4, 1, 63
|
|
; CHECK: adde r3, r6, r3
|
|
; CHECK: std r3
|
|
; CHECK-NEXT: blr
|
|
entry:
|
|
%cmp = icmp sge i64 %a, %b
|
|
%conv1 = zext i1 %cmp to i64
|
|
store i64 %conv1, i64* @glob, align 8
|
|
ret void
|
|
}
|
|
|
|
define void @test_igesll_sext_store(i64 %a, i64 %b) {
|
|
; CHECK-LABEL: test_igesll_sext_store:
|
|
; CHECK: # BB#0: # %entry
|
|
; CHECK-NEXT: sradi r6, r3, 63
|
|
; CHECK-NEXT: addis r5, r2, .LC0@toc@ha
|
|
; CHECK-NEXT: subfc r3, r4, r3
|
|
; CHECK-NEXT: rldicl r3, r4, 1, 63
|
|
; CHECK-NEXT: ld r4, .LC0@toc@l(r5)
|
|
; CHECK-NEXT: adde r3, r6, r3
|
|
; CHECK-NEXT: neg r3, r3
|
|
; CHECK-NEXT: std r3, 0(r4)
|
|
; CHECK-NEXT: blr
|
|
entry:
|
|
%cmp = icmp sge i64 %a, %b
|
|
%conv1 = sext i1 %cmp to i64
|
|
store i64 %conv1, i64* @glob, align 8
|
|
ret void
|
|
}
|
|
|
|
define void @test_igesll_z_store(i64 %a) {
|
|
; CHECK-LABEL: test_igesll_z_store:
|
|
; CHECK: # BB#0: # %entry
|
|
; CHECK-NEXT: addis r4, r2, .LC0@toc@ha
|
|
; CHECK-NEXT: rldicl r3, r3, 1, 63
|
|
; CHECK-NEXT: ld r4, .LC0@toc@l(r4)
|
|
; CHECK-NEXT: xori r3, r3, 1
|
|
; CHECK-NEXT: std r3, 0(r4)
|
|
; CHECK-NEXT: blr
|
|
entry:
|
|
%cmp = icmp sgt i64 %a, -1
|
|
%conv1 = zext i1 %cmp to i64
|
|
store i64 %conv1, i64* @glob, align 8
|
|
ret void
|
|
}
|
|
|
|
define void @test_igesll_sext_z_store(i64 %a) {
|
|
; CHECK-LABEL: test_igesll_sext_z_store:
|
|
; CHECK: # BB#0: # %entry
|
|
; CHECK-NEXT: addis r4, r2, .LC0@toc@ha
|
|
; CHECK-NEXT: sradi r3, r3, 63
|
|
; CHECK-NEXT: ld r4, .LC0@toc@l(r4)
|
|
; CHECK-NEXT: not r3, r3
|
|
; CHECK-NEXT: std r3,
|
|
; CHECK-NEXT: blr
|
|
entry:
|
|
%cmp = icmp sgt i64 %a, -1
|
|
%conv1 = sext i1 %cmp to i64
|
|
store i64 %conv1, i64* @glob, align 8
|
|
ret void
|
|
}
|