mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-11-24 03:33:20 +01:00
c14a1eda84
The x86_mmx type is used for MMX intrinsics, parameters and return values where these use MMX registers, and is also supported in load, store, and bitcast. Only the above operations generate MMX instructions, and optimizations do not operate on or produce MMX intrinsics. MMX-sized vectors <2 x i32> etc. are lowered to XMM or split into smaller pieces. Optimizations may occur on these forms and the result casted back to x86_mmx, provided the result feeds into a previous existing x86_mmx operation. The point of all this is prevent optimizations from introducing MMX operations, which is unsafe due to the EMMS problem. llvm-svn: 115243
29 lines
889 B
LLVM
29 lines
889 B
LLVM
; RUN: llc < %s -mtriple=x86_64-apple-darwin -mattr=+mmx,+sse2 | grep movdq2q | count 2
|
|
; Since the add is not an MMX add, we don't have a movq2dq any more.
|
|
|
|
@g_v8qi = external global <8 x i8>
|
|
|
|
define void @t1() nounwind {
|
|
%tmp3 = load <8 x i8>* @g_v8qi, align 8
|
|
%tmp3a = bitcast <8 x i8> %tmp3 to x86_mmx
|
|
%tmp4 = tail call i32 (...)* @pass_v8qi( x86_mmx %tmp3a ) nounwind
|
|
ret void
|
|
}
|
|
|
|
define void @t2(x86_mmx %v1, x86_mmx %v2) nounwind {
|
|
%v1a = bitcast x86_mmx %v1 to <8 x i8>
|
|
%v2b = bitcast x86_mmx %v2 to <8 x i8>
|
|
%tmp3 = add <8 x i8> %v1a, %v2b
|
|
%tmp3a = bitcast <8 x i8> %tmp3 to x86_mmx
|
|
%tmp4 = tail call i32 (...)* @pass_v8qi( x86_mmx %tmp3a ) nounwind
|
|
ret void
|
|
}
|
|
|
|
define void @t3() nounwind {
|
|
call void @pass_v1di( <1 x i64> zeroinitializer )
|
|
ret void
|
|
}
|
|
|
|
declare i32 @pass_v8qi(...)
|
|
declare void @pass_v1di(<1 x i64>)
|