1
0
mirror of https://github.com/RPCS3/llvm-mirror.git synced 2024-10-22 20:43:44 +02:00
llvm-mirror/test/CodeGen/MIR/X86/named-registers.mir

24 lines
489 B
Plaintext
Raw Normal View History

# RUN: llc -march=x86-64 -start-after branch-folder -stop-after branch-folder -o /dev/null %s | FileCheck %s
# This test ensures that the MIR parser parses X86 registers correctly.
--- |
define i32 @foo() {
entry:
ret i32 0
}
...
---
# CHECK: name: foo
name: foo
body:
- id: 0
name: entry
instructions:
# CHECK: - '%eax = MOV32r0
# CHECK-NEXT: - 'RETQ %eax
- '%eax = MOV32r0 implicit-def %eflags'
- 'RETQ %eax'
...