2013-06-03 19:39:43 +02:00
|
|
|
; RUN: llc < %s -march=r600 -mcpu=redwood | FileCheck --check-prefix=R600-CHECK %s
|
2013-06-25 04:39:30 +02:00
|
|
|
; RUN: llc < %s -march=r600 -mcpu=cayman | FileCheck --check-prefix=R600-CHECK %s
|
2013-06-03 19:39:43 +02:00
|
|
|
; RUN: llc < %s -march=r600 -mcpu=SI | FileCheck --check-prefix=SI-CHECK %s
|
2013-04-19 04:10:53 +02:00
|
|
|
|
2013-07-24 01:54:56 +02:00
|
|
|
;===------------------------------------------------------------------------===;
|
|
|
|
; GLOBAL ADDRESS SPACE
|
|
|
|
;===------------------------------------------------------------------------===;
|
|
|
|
|
2013-04-19 04:10:53 +02:00
|
|
|
; Load an i8 value from the global address space.
|
2013-06-03 19:39:43 +02:00
|
|
|
; R600-CHECK: @load_i8
|
|
|
|
; R600-CHECK: VTX_READ_8 T{{[0-9]+\.X, T[0-9]+\.X}}
|
2013-04-19 04:10:53 +02:00
|
|
|
|
2013-06-03 19:39:43 +02:00
|
|
|
; SI-CHECK: @load_i8
|
|
|
|
; SI-CHECK: BUFFER_LOAD_UBYTE VGPR{{[0-9]+}},
|
2013-04-19 04:10:53 +02:00
|
|
|
define void @load_i8(i32 addrspace(1)* %out, i8 addrspace(1)* %in) {
|
|
|
|
%1 = load i8 addrspace(1)* %in
|
|
|
|
%2 = zext i8 %1 to i32
|
|
|
|
store i32 %2, i32 addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2013-07-23 03:48:35 +02:00
|
|
|
; R600-CHECK: @load_i8_sext
|
|
|
|
; R600-CHECK: VTX_READ_8 [[DST:T[0-9]\.[XYZW]]], [[DST]]
|
|
|
|
; R600-CHECK: LSHL {{[* ]*}}T{{[0-9]}}.[[LSHL_CHAN:[XYZW]]], [[DST]]
|
|
|
|
; R600-CHECK: 24
|
|
|
|
; R600-CHECK: ASHR {{[* ]*}}T{{[0-9]\.[XYZW]}}, PV.[[LSHL_CHAN]]
|
|
|
|
; R600-CHECK: 24
|
|
|
|
; SI-CHECK: @load_i8_sext
|
|
|
|
; SI-CHECK: BUFFER_LOAD_SBYTE
|
|
|
|
define void @load_i8_sext(i32 addrspace(1)* %out, i8 addrspace(1)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = load i8 addrspace(1)* %in
|
|
|
|
%1 = sext i8 %0 to i32
|
|
|
|
store i32 %1, i32 addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2013-08-16 03:12:16 +02:00
|
|
|
; R600-CHECK: @load_v2i8
|
|
|
|
; R600-CHECK: VTX_READ_8
|
|
|
|
; R600-CHECK: VTX_READ_8
|
|
|
|
; SI-CHECK: @load_v2i8
|
|
|
|
; SI-CHECK: BUFFER_LOAD_UBYTE
|
|
|
|
; SI-CHECK: BUFFER_LOAD_UBYTE
|
|
|
|
define void @load_v2i8(<2 x i32> addrspace(1)* %out, <2 x i8> addrspace(1)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = load <2 x i8> addrspace(1)* %in
|
|
|
|
%1 = zext <2 x i8> %0 to <2 x i32>
|
|
|
|
store <2 x i32> %1, <2 x i32> addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
; R600-CHECK: @load_v2i8_sext
|
|
|
|
; R600-CHECK-DAG: VTX_READ_8 [[DST_X:T[0-9]\.[XYZW]]], [[DST_X]]
|
|
|
|
; R600-CHECK-DAG: VTX_READ_8 [[DST_Y:T[0-9]\.[XYZW]]], [[DST_Y]]
|
|
|
|
; R600-CHECK-DAG: LSHL {{[* ]*}}T{{[0-9]}}.[[LSHL_X_CHAN:[XYZW]]], [[DST_X]]
|
|
|
|
; R600-CHECK-DAG: 24
|
|
|
|
; R600-CHECK-DAG: ASHR {{[* ]*}}T{{[0-9]\.[XYZW]}}, PV.[[LSHL_X_CHAN]]
|
|
|
|
; R600-CHECK-DAG: 24
|
|
|
|
; R600-CHECK-DAG: LSHL {{[* ]*}}T{{[0-9]}}.[[LSHL_Y_CHAN:[XYZW]]], [[DST_Y]]
|
|
|
|
; R600-CHECK-DAG: 24
|
|
|
|
; R600-CHECK-DAG: ASHR {{[* ]*}}T{{[0-9]\.[XYZW]}}, PV.[[LSHL_Y_CHAN]]
|
|
|
|
; R600-CHECK-DAG: 24
|
|
|
|
; SI-CHECK: @load_v2i8_sext
|
|
|
|
; SI-CHECK: BUFFER_LOAD_SBYTE
|
|
|
|
; SI-CHECK: BUFFER_LOAD_SBYTE
|
|
|
|
define void @load_v2i8_sext(<2 x i32> addrspace(1)* %out, <2 x i8> addrspace(1)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = load <2 x i8> addrspace(1)* %in
|
|
|
|
%1 = sext <2 x i8> %0 to <2 x i32>
|
|
|
|
store <2 x i32> %1, <2 x i32> addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
; R600-CHECK: @load_v4i8
|
|
|
|
; R600-CHECK: VTX_READ_8
|
|
|
|
; R600-CHECK: VTX_READ_8
|
|
|
|
; R600-CHECK: VTX_READ_8
|
|
|
|
; R600-CHECK: VTX_READ_8
|
|
|
|
; SI-CHECK: @load_v4i8
|
|
|
|
; SI-CHECK: BUFFER_LOAD_UBYTE
|
|
|
|
; SI-CHECK: BUFFER_LOAD_UBYTE
|
|
|
|
; SI-CHECK: BUFFER_LOAD_UBYTE
|
|
|
|
; SI-CHECK: BUFFER_LOAD_UBYTE
|
|
|
|
define void @load_v4i8(<4 x i32> addrspace(1)* %out, <4 x i8> addrspace(1)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = load <4 x i8> addrspace(1)* %in
|
|
|
|
%1 = zext <4 x i8> %0 to <4 x i32>
|
|
|
|
store <4 x i32> %1, <4 x i32> addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
; R600-CHECK: @load_v4i8_sext
|
|
|
|
; R600-CHECK-DAG: VTX_READ_8 [[DST_X:T[0-9]\.[XYZW]]], [[DST_X]]
|
|
|
|
; R600-CHECK-DAG: VTX_READ_8 [[DST_Y:T[0-9]\.[XYZW]]], [[DST_Y]]
|
|
|
|
; R600-CHECK-DAG: VTX_READ_8 [[DST_Z:T[0-9]\.[XYZW]]], [[DST_Z]]
|
|
|
|
; R600-CHECK-DAG: VTX_READ_8 [[DST_W:T[0-9]\.[XYZW]]], [[DST_W]]
|
|
|
|
; R600-CHECK-DAG: LSHL {{[* ]*}}T{{[0-9]}}.[[LSHL_X_CHAN:[XYZW]]], [[DST_X]]
|
|
|
|
; R600-CHECK-DAG: 24
|
|
|
|
; R600-CHECK-DAG: ASHR {{[* ]*}}T{{[0-9]\.[XYZW]}}, PV.[[LSHL_X_CHAN]]
|
|
|
|
; R600-CHECK-DAG: 24
|
|
|
|
; R600-CHECK-DAG: LSHL {{[* ]*}}T{{[0-9]}}.[[LSHL_Y_CHAN:[XYZW]]], [[DST_Y]]
|
|
|
|
; R600-CHECK-DAG: 24
|
|
|
|
; R600-CHECK-DAG: ASHR {{[* ]*}}T{{[0-9]\.[XYZW]}}, PV.[[LSHL_Y_CHAN]]
|
|
|
|
; R600-CHECK-DAG: 24
|
|
|
|
; R600-CHECK-DAG: LSHL {{[* ]*}}T{{[0-9]}}.[[LSHL_Z_CHAN:[XYZW]]], [[DST_Z]]
|
|
|
|
; R600-CHECK-DAG: 24
|
|
|
|
; R600-CHECK-DAG: ASHR {{[* ]*}}T{{[0-9]\.[XYZW]}}, PV.[[LSHL_Z_CHAN]]
|
|
|
|
; R600-CHECK-DAG: 24
|
|
|
|
; R600-CHECK-DAG: LSHL {{[* ]*}}T{{[0-9]}}.[[LSHL_W_CHAN:[XYZW]]], [[DST_W]]
|
|
|
|
; R600-CHECK-DAG: 24
|
|
|
|
; R600-CHECK-DAG: ASHR {{[* ]*}}T{{[0-9]\.[XYZW]}}, PV.[[LSHL_W_CHAN]]
|
|
|
|
; R600-CHECK-DAG: 24
|
|
|
|
; SI-CHECK: @load_v4i8_sext
|
|
|
|
; SI-CHECK: BUFFER_LOAD_SBYTE
|
|
|
|
; SI-CHECK: BUFFER_LOAD_SBYTE
|
|
|
|
; SI-CHECK: BUFFER_LOAD_SBYTE
|
|
|
|
; SI-CHECK: BUFFER_LOAD_SBYTE
|
|
|
|
define void @load_v4i8_sext(<4 x i32> addrspace(1)* %out, <4 x i8> addrspace(1)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = load <4 x i8> addrspace(1)* %in
|
|
|
|
%1 = sext <4 x i8> %0 to <4 x i32>
|
|
|
|
store <4 x i32> %1, <4 x i32> addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2013-07-23 03:48:35 +02:00
|
|
|
; Load an i16 value from the global address space.
|
|
|
|
; R600-CHECK: @load_i16
|
|
|
|
; R600-CHECK: VTX_READ_16 T{{[0-9]+\.X, T[0-9]+\.X}}
|
|
|
|
; SI-CHECK: @load_i16
|
|
|
|
; SI-CHECK: BUFFER_LOAD_USHORT
|
|
|
|
define void @load_i16(i32 addrspace(1)* %out, i16 addrspace(1)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = load i16 addrspace(1)* %in
|
|
|
|
%1 = zext i16 %0 to i32
|
|
|
|
store i32 %1, i32 addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
; R600-CHECK: @load_i16_sext
|
|
|
|
; R600-CHECK: VTX_READ_16 [[DST:T[0-9]\.[XYZW]]], [[DST]]
|
|
|
|
; R600-CHECK: LSHL {{[* ]*}}T{{[0-9]}}.[[LSHL_CHAN:[XYZW]]], [[DST]]
|
|
|
|
; R600-CHECK: 16
|
|
|
|
; R600-CHECK: ASHR {{[* ]*}}T{{[0-9]\.[XYZW]}}, PV.[[LSHL_CHAN]]
|
|
|
|
; R600-CHECK: 16
|
|
|
|
; SI-CHECK: @load_i16_sext
|
|
|
|
; SI-CHECK: BUFFER_LOAD_SSHORT
|
|
|
|
define void @load_i16_sext(i32 addrspace(1)* %out, i16 addrspace(1)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = load i16 addrspace(1)* %in
|
|
|
|
%1 = sext i16 %0 to i32
|
|
|
|
store i32 %1, i32 addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2013-08-16 03:12:16 +02:00
|
|
|
; R600-CHECK: @load_v2i16
|
|
|
|
; R600-CHECK: VTX_READ_16
|
|
|
|
; R600-CHECK: VTX_READ_16
|
|
|
|
; SI-CHECK: @load_v2i16
|
|
|
|
; SI-CHECK: BUFFER_LOAD_USHORT
|
|
|
|
; SI-CHECK: BUFFER_LOAD_USHORT
|
|
|
|
define void @load_v2i16(<2 x i32> addrspace(1)* %out, <2 x i16> addrspace(1)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = load <2 x i16> addrspace(1)* %in
|
|
|
|
%1 = zext <2 x i16> %0 to <2 x i32>
|
|
|
|
store <2 x i32> %1, <2 x i32> addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
; R600-CHECK: @load_v2i16_sext
|
|
|
|
; R600-CHECK-DAG: VTX_READ_16 [[DST_X:T[0-9]\.[XYZW]]], [[DST_X]]
|
|
|
|
; R600-CHECK-DAG: VTX_READ_16 [[DST_Y:T[0-9]\.[XYZW]]], [[DST_Y]]
|
|
|
|
; R600-CHECK-DAG: LSHL {{[* ]*}}T{{[0-9]}}.[[LSHL_X_CHAN:[XYZW]]], [[DST_X]]
|
|
|
|
; R600-CHECK-DAG: 16
|
|
|
|
; R600-CHECK-DAG: ASHR {{[* ]*}}T{{[0-9]\.[XYZW]}}, PV.[[LSHL_X_CHAN]]
|
|
|
|
; R600-CHECK-DAG: 16
|
|
|
|
; R600-CHECK-DAG: LSHL {{[* ]*}}T{{[0-9]}}.[[LSHL_Y_CHAN:[XYZW]]], [[DST_Y]]
|
|
|
|
; R600-CHECK-DAG: 16
|
|
|
|
; R600-CHECK-DAG: ASHR {{[* ]*}}T{{[0-9]\.[XYZW]}}, PV.[[LSHL_Y_CHAN]]
|
|
|
|
; R600-CHECK-DAG: 16
|
|
|
|
; SI-CHECK: @load_v2i16_sext
|
|
|
|
; SI-CHECK: BUFFER_LOAD_SSHORT
|
|
|
|
; SI-CHECK: BUFFER_LOAD_SSHORT
|
|
|
|
define void @load_v2i16_sext(<2 x i32> addrspace(1)* %out, <2 x i16> addrspace(1)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = load <2 x i16> addrspace(1)* %in
|
|
|
|
%1 = sext <2 x i16> %0 to <2 x i32>
|
|
|
|
store <2 x i32> %1, <2 x i32> addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
; R600-CHECK: @load_v4i16
|
|
|
|
; R600-CHECK: VTX_READ_16
|
|
|
|
; R600-CHECK: VTX_READ_16
|
|
|
|
; R600-CHECK: VTX_READ_16
|
|
|
|
; R600-CHECK: VTX_READ_16
|
|
|
|
; SI-CHECK: @load_v4i16
|
|
|
|
; SI-CHECK: BUFFER_LOAD_USHORT
|
|
|
|
; SI-CHECK: BUFFER_LOAD_USHORT
|
|
|
|
; SI-CHECK: BUFFER_LOAD_USHORT
|
|
|
|
; SI-CHECK: BUFFER_LOAD_USHORT
|
|
|
|
define void @load_v4i16(<4 x i32> addrspace(1)* %out, <4 x i16> addrspace(1)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = load <4 x i16> addrspace(1)* %in
|
|
|
|
%1 = zext <4 x i16> %0 to <4 x i32>
|
|
|
|
store <4 x i32> %1, <4 x i32> addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
; R600-CHECK: @load_v4i16_sext
|
|
|
|
; R600-CHECK-DAG: VTX_READ_16 [[DST_X:T[0-9]\.[XYZW]]], [[DST_X]]
|
|
|
|
; R600-CHECK-DAG: VTX_READ_16 [[DST_Y:T[0-9]\.[XYZW]]], [[DST_Y]]
|
|
|
|
; R600-CHECK-DAG: VTX_READ_16 [[DST_Z:T[0-9]\.[XYZW]]], [[DST_Z]]
|
|
|
|
; R600-CHECK-DAG: VTX_READ_16 [[DST_W:T[0-9]\.[XYZW]]], [[DST_W]]
|
|
|
|
; R600-CHECK-DAG: LSHL {{[* ]*}}T{{[0-9]}}.[[LSHL_X_CHAN:[XYZW]]], [[DST_X]]
|
|
|
|
; R600-CHECK-DAG: 16
|
|
|
|
; R600-CHECK-DAG: ASHR {{[* ]*}}T{{[0-9]\.[XYZW]}}, PV.[[LSHL_X_CHAN]]
|
|
|
|
; R600-CHECK-DAG: 16
|
|
|
|
; R600-CHECK-DAG: LSHL {{[* ]*}}T{{[0-9]}}.[[LSHL_Y_CHAN:[XYZW]]], [[DST_Y]]
|
|
|
|
; R600-CHECK-DAG: 16
|
|
|
|
; R600-CHECK-DAG: ASHR {{[* ]*}}T{{[0-9]\.[XYZW]}}, PV.[[LSHL_Y_CHAN]]
|
|
|
|
; R600-CHECK-DAG: 16
|
|
|
|
; R600-CHECK-DAG: LSHL {{[* ]*}}T{{[0-9]}}.[[LSHL_Z_CHAN:[XYZW]]], [[DST_Z]]
|
|
|
|
; R600-CHECK-DAG: 16
|
|
|
|
; R600-CHECK-DAG: ASHR {{[* ]*}}T{{[0-9]\.[XYZW]}}, PV.[[LSHL_Z_CHAN]]
|
|
|
|
; R600-CHECK-DAG: 16
|
|
|
|
; R600-CHECK-DAG: LSHL {{[* ]*}}T{{[0-9]}}.[[LSHL_W_CHAN:[XYZW]]], [[DST_W]]
|
|
|
|
; R600-CHECK-DAG: 16
|
|
|
|
; R600-CHECK-DAG: ASHR {{[* ]*}}T{{[0-9]\.[XYZW]}}, PV.[[LSHL_W_CHAN]]
|
|
|
|
; R600-CHECK-DAG: 16
|
|
|
|
; SI-CHECK: @load_v4i16_sext
|
|
|
|
; SI-CHECK: BUFFER_LOAD_SSHORT
|
|
|
|
; SI-CHECK: BUFFER_LOAD_SSHORT
|
|
|
|
; SI-CHECK: BUFFER_LOAD_SSHORT
|
|
|
|
; SI-CHECK: BUFFER_LOAD_SSHORT
|
|
|
|
define void @load_v4i16_sext(<4 x i32> addrspace(1)* %out, <4 x i16> addrspace(1)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = load <4 x i16> addrspace(1)* %in
|
|
|
|
%1 = sext <4 x i16> %0 to <4 x i32>
|
|
|
|
store <4 x i32> %1, <4 x i32> addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2013-06-03 19:39:43 +02:00
|
|
|
; load an i32 value from the global address space.
|
|
|
|
; R600-CHECK: @load_i32
|
|
|
|
; R600-CHECK: VTX_READ_32 T{{[0-9]+}}.X, T{{[0-9]+}}.X, 0
|
|
|
|
|
|
|
|
; SI-CHECK: @load_i32
|
|
|
|
; SI-CHECK: BUFFER_LOAD_DWORD VGPR{{[0-9]+}}
|
|
|
|
define void @load_i32(i32 addrspace(1)* %out, i32 addrspace(1)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = load i32 addrspace(1)* %in
|
|
|
|
store i32 %0, i32 addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
; load a f32 value from the global address space.
|
|
|
|
; R600-CHECK: @load_f32
|
|
|
|
; R600-CHECK: VTX_READ_32 T{{[0-9]+}}.X, T{{[0-9]+}}.X, 0
|
|
|
|
|
|
|
|
; SI-CHECK: @load_f32
|
|
|
|
; SI-CHECK: BUFFER_LOAD_DWORD VGPR{{[0-9]+}}
|
|
|
|
define void @load_f32(float addrspace(1)* %out, float addrspace(1)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = load float addrspace(1)* %in
|
|
|
|
store float %0, float addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2013-07-18 23:43:48 +02:00
|
|
|
; load a v2f32 value from the global address space
|
|
|
|
; R600-CHECK: @load_v2f32
|
2013-08-01 17:23:42 +02:00
|
|
|
; R600-CHECK: VTX_READ_64
|
2013-07-18 23:43:48 +02:00
|
|
|
|
|
|
|
; SI-CHECK: @load_v2f32
|
|
|
|
; SI-CHECK: BUFFER_LOAD_DWORDX2
|
|
|
|
define void @load_v2f32(<2 x float> addrspace(1)* %out, <2 x float> addrspace(1)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = load <2 x float> addrspace(1)* %in
|
|
|
|
store <2 x float> %0, <2 x float> addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2013-07-15 21:00:09 +02:00
|
|
|
; R600-CHECK: @load_i64
|
2013-08-16 03:11:46 +02:00
|
|
|
; R600-CHECK: MEM_RAT
|
|
|
|
; R600-CHECK: MEM_RAT
|
2013-07-15 21:00:09 +02:00
|
|
|
|
|
|
|
; SI-CHECK: @load_i64
|
|
|
|
; SI-CHECK: BUFFER_LOAD_DWORDX2
|
|
|
|
define void @load_i64(i64 addrspace(1)* %out, i64 addrspace(1)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = load i64 addrspace(1)* %in
|
|
|
|
store i64 %0, i64 addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
; R600-CHECK: @load_i64_sext
|
2013-08-16 03:11:46 +02:00
|
|
|
; R600-CHECK: MEM_RAT
|
|
|
|
; R600-CHECK: MEM_RAT
|
2013-07-15 21:00:09 +02:00
|
|
|
; R600-CHECK: ASHR {{[* ]*}}T{{[0-9]\.[XYZW]}}, T{{[0-9]\.[XYZW]}}, literal.x
|
|
|
|
; R600-CHECK: 31
|
|
|
|
; SI-CHECK: @load_i64_sext
|
|
|
|
; SI-CHECK: BUFFER_LOAD_DWORDX2 [[VAL:VGPR[0-9]_VGPR[0-9]]]
|
|
|
|
; SI-CHECK: V_LSHL_B64 [[LSHL:VGPR[0-9]_VGPR[0-9]]], [[VAL]], 32
|
|
|
|
; SI-CHECK: V_ASHR_I64 VGPR{{[0-9]}}_VGPR{{[0-9]}}, [[LSHL]], 32
|
|
|
|
|
|
|
|
define void @load_i64_sext(i64 addrspace(1)* %out, i32 addrspace(1)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = load i32 addrspace(1)* %in
|
|
|
|
%1 = sext i32 %0 to i64
|
|
|
|
store i64 %1, i64 addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
; R600-CHECK: @load_i64_zext
|
2013-08-16 03:11:46 +02:00
|
|
|
; R600-CHECK: MEM_RAT
|
|
|
|
; R600-CHECK: MEM_RAT
|
2013-07-15 21:00:09 +02:00
|
|
|
define void @load_i64_zext(i64 addrspace(1)* %out, i32 addrspace(1)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = load i32 addrspace(1)* %in
|
|
|
|
%1 = zext i32 %0 to i64
|
|
|
|
store i64 %1, i64 addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
2013-07-24 01:54:56 +02:00
|
|
|
|
|
|
|
;===------------------------------------------------------------------------===;
|
|
|
|
; CONSTANT ADDRESS SPACE
|
|
|
|
;===------------------------------------------------------------------------===;
|
|
|
|
|
|
|
|
; Load a sign-extended i8 value
|
|
|
|
; R600-CHECK: @load_const_i8_sext
|
|
|
|
; R600-CHECK: VTX_READ_8 [[DST:T[0-9]\.[XYZW]]], [[DST]]
|
|
|
|
; R600-CHECK: LSHL {{[* ]*}}T{{[0-9]}}.[[LSHL_CHAN:[XYZW]]], [[DST]]
|
|
|
|
; R600-CHECK: 24
|
|
|
|
; R600-CHECK: ASHR {{[* ]*}}T{{[0-9]\.[XYZW]}}, PV.[[LSHL_CHAN]]
|
|
|
|
; R600-CHECK: 24
|
|
|
|
; SI-CHECK: @load_const_i8_sext
|
|
|
|
; SI-CHECK: BUFFER_LOAD_SBYTE VGPR{{[0-9]+}},
|
|
|
|
define void @load_const_i8_sext(i32 addrspace(1)* %out, i8 addrspace(2)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = load i8 addrspace(2)* %in
|
|
|
|
%1 = sext i8 %0 to i32
|
|
|
|
store i32 %1, i32 addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
; Load an aligned i8 value
|
|
|
|
; R600-CHECK: @load_const_i8_aligned
|
|
|
|
; R600-CHECK: VTX_READ_8 T{{[0-9]+\.X, T[0-9]+\.X}}
|
|
|
|
; SI-CHECK: @load_const_i8_aligned
|
|
|
|
; SI-CHECK: BUFFER_LOAD_UBYTE VGPR{{[0-9]+}},
|
|
|
|
define void @load_const_i8_aligned(i32 addrspace(1)* %out, i8 addrspace(2)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = load i8 addrspace(2)* %in
|
|
|
|
%1 = zext i8 %0 to i32
|
|
|
|
store i32 %1, i32 addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
; Load an un-aligned i8 value
|
|
|
|
; R600-CHECK: @load_const_i8_unaligned
|
|
|
|
; R600-CHECK: VTX_READ_8 T{{[0-9]+\.X, T[0-9]+\.X}}
|
|
|
|
; SI-CHECK: @load_const_i8_unaligned
|
|
|
|
; SI-CHECK: BUFFER_LOAD_UBYTE VGPR{{[0-9]+}},
|
|
|
|
define void @load_const_i8_unaligned(i32 addrspace(1)* %out, i8 addrspace(2)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = getelementptr i8 addrspace(2)* %in, i32 1
|
|
|
|
%1 = load i8 addrspace(2)* %0
|
|
|
|
%2 = zext i8 %1 to i32
|
|
|
|
store i32 %2, i32 addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
; Load a sign-extended i16 value
|
|
|
|
; R600-CHECK: @load_const_i16_sext
|
|
|
|
; R600-CHECK: VTX_READ_16 [[DST:T[0-9]\.[XYZW]]], [[DST]]
|
|
|
|
; R600-CHECK: LSHL {{[* ]*}}T{{[0-9]}}.[[LSHL_CHAN:[XYZW]]], [[DST]]
|
|
|
|
; R600-CHECK: 16
|
|
|
|
; R600-CHECK: ASHR {{[* ]*}}T{{[0-9]\.[XYZW]}}, PV.[[LSHL_CHAN]]
|
|
|
|
; R600-CHECK: 16
|
|
|
|
; SI-CHECK: @load_const_i16_sext
|
|
|
|
; SI-CHECK: BUFFER_LOAD_SSHORT
|
|
|
|
define void @load_const_i16_sext(i32 addrspace(1)* %out, i16 addrspace(2)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = load i16 addrspace(2)* %in
|
|
|
|
%1 = sext i16 %0 to i32
|
|
|
|
store i32 %1, i32 addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
; Load an aligned i16 value
|
|
|
|
; R600-CHECK: @load_const_i16_aligned
|
|
|
|
; R600-CHECK: VTX_READ_16 T{{[0-9]+\.X, T[0-9]+\.X}}
|
|
|
|
; SI-CHECK: @load_const_i16_aligned
|
|
|
|
; SI-CHECK: BUFFER_LOAD_USHORT
|
|
|
|
define void @load_const_i16_aligned(i32 addrspace(1)* %out, i16 addrspace(2)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = load i16 addrspace(2)* %in
|
|
|
|
%1 = zext i16 %0 to i32
|
|
|
|
store i32 %1, i32 addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
; Load an un-aligned i16 value
|
|
|
|
; R600-CHECK: @load_const_i16_unaligned
|
|
|
|
; R600-CHECK: VTX_READ_16 T{{[0-9]+\.X, T[0-9]+\.X}}
|
|
|
|
; SI-CHECK: @load_const_i16_unaligned
|
|
|
|
; SI-CHECK: BUFFER_LOAD_USHORT
|
|
|
|
define void @load_const_i16_unaligned(i32 addrspace(1)* %out, i16 addrspace(2)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = getelementptr i16 addrspace(2)* %in, i32 1
|
|
|
|
%1 = load i16 addrspace(2)* %0
|
|
|
|
%2 = zext i16 %1 to i32
|
|
|
|
store i32 %2, i32 addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
; Load an i32 value from the constant address space.
|
|
|
|
; R600-CHECK: @load_const_addrspace_i32
|
|
|
|
; R600-CHECK: VTX_READ_32 T{{[0-9]+}}.X, T{{[0-9]+}}.X, 0
|
|
|
|
|
|
|
|
; SI-CHECK: @load_const_addrspace_i32
|
|
|
|
; SI-CHECK: S_LOAD_DWORD SGPR{{[0-9]+}}
|
|
|
|
define void @load_const_addrspace_i32(i32 addrspace(1)* %out, i32 addrspace(2)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = load i32 addrspace(2)* %in
|
|
|
|
store i32 %0, i32 addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
; Load a f32 value from the constant address space.
|
|
|
|
; R600-CHECK: @load_const_addrspace_f32
|
|
|
|
; R600-CHECK: VTX_READ_32 T{{[0-9]+}}.X, T{{[0-9]+}}.X, 0
|
|
|
|
|
|
|
|
; SI-CHECK: @load_const_addrspace_f32
|
|
|
|
; SI-CHECK: S_LOAD_DWORD SGPR{{[0-9]+}}
|
|
|
|
define void @load_const_addrspace_f32(float addrspace(1)* %out, float addrspace(2)* %in) {
|
|
|
|
%1 = load float addrspace(2)* %in
|
|
|
|
store float %1, float addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2013-08-26 17:05:59 +02:00
|
|
|
;===------------------------------------------------------------------------===;
|
|
|
|
; LOCAL ADDRESS SPACE
|
|
|
|
;===------------------------------------------------------------------------===;
|
|
|
|
|
|
|
|
; Load an i8 value from the local address space.
|
|
|
|
; R600-CHECK: @load_i8_local
|
|
|
|
; R600-CHECK: LDS_UBYTE_READ_RET
|
|
|
|
; SI-CHECK: @load_i8_local
|
2013-09-05 20:37:52 +02:00
|
|
|
; SI-CHECK-NOT: S_WQM_B64
|
2013-08-26 17:05:59 +02:00
|
|
|
; SI-CHECK: DS_READ_U8
|
|
|
|
define void @load_i8_local(i32 addrspace(1)* %out, i8 addrspace(3)* %in) {
|
|
|
|
%1 = load i8 addrspace(3)* %in
|
|
|
|
%2 = zext i8 %1 to i32
|
|
|
|
store i32 %2, i32 addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
; R600-CHECK: @load_i8_sext_local
|
|
|
|
; R600-CHECK: LDS_UBYTE_READ_RET
|
|
|
|
; R600-CHECK: ASHR
|
|
|
|
; SI-CHECK: @load_i8_sext_local
|
2013-09-05 20:37:52 +02:00
|
|
|
; SI-CHECK-NOT: S_WQM_B64
|
2013-08-26 17:05:59 +02:00
|
|
|
; SI-CHECK: DS_READ_I8
|
|
|
|
define void @load_i8_sext_local(i32 addrspace(1)* %out, i8 addrspace(3)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = load i8 addrspace(3)* %in
|
|
|
|
%1 = sext i8 %0 to i32
|
|
|
|
store i32 %1, i32 addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2013-08-26 17:06:10 +02:00
|
|
|
; R600-CHECK: @load_v2i8_local
|
|
|
|
; R600-CHECK: LDS_UBYTE_READ_RET
|
|
|
|
; R600-CHECK: LDS_UBYTE_READ_RET
|
|
|
|
; SI-CHECK: @load_v2i8_local
|
2013-09-05 20:37:52 +02:00
|
|
|
; SI-CHECK-NOT: S_WQM_B64
|
2013-08-26 17:06:10 +02:00
|
|
|
; SI-CHECK: DS_READ_U8
|
|
|
|
; SI-CHECK: DS_READ_U8
|
|
|
|
define void @load_v2i8_local(<2 x i32> addrspace(1)* %out, <2 x i8> addrspace(3)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = load <2 x i8> addrspace(3)* %in
|
|
|
|
%1 = zext <2 x i8> %0 to <2 x i32>
|
|
|
|
store <2 x i32> %1, <2 x i32> addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
; R600-CHECK: @load_v2i8_sext_local
|
|
|
|
; R600-CHECK-DAG: LDS_UBYTE_READ_RET
|
|
|
|
; R600-CHECK-DAG: LDS_UBYTE_READ_RET
|
|
|
|
; R600-CHECK-DAG: ASHR
|
|
|
|
; R600-CHECK-DAG: ASHR
|
|
|
|
; SI-CHECK: @load_v2i8_sext_local
|
2013-09-05 20:37:52 +02:00
|
|
|
; SI-CHECK-NOT: S_WQM_B64
|
2013-08-26 17:06:10 +02:00
|
|
|
; SI-CHECK: DS_READ_I8
|
|
|
|
; SI-CHECK: DS_READ_I8
|
|
|
|
define void @load_v2i8_sext_local(<2 x i32> addrspace(1)* %out, <2 x i8> addrspace(3)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = load <2 x i8> addrspace(3)* %in
|
|
|
|
%1 = sext <2 x i8> %0 to <2 x i32>
|
|
|
|
store <2 x i32> %1, <2 x i32> addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
; R600-CHECK: @load_v4i8_local
|
|
|
|
; R600-CHECK: LDS_UBYTE_READ_RET
|
|
|
|
; R600-CHECK: LDS_UBYTE_READ_RET
|
|
|
|
; R600-CHECK: LDS_UBYTE_READ_RET
|
|
|
|
; R600-CHECK: LDS_UBYTE_READ_RET
|
|
|
|
; SI-CHECK: @load_v4i8_local
|
2013-09-05 20:37:52 +02:00
|
|
|
; SI-CHECK-NOT: S_WQM_B64
|
2013-08-26 17:06:10 +02:00
|
|
|
; SI-CHECK: DS_READ_U8
|
|
|
|
; SI-CHECK: DS_READ_U8
|
|
|
|
; SI-CHECK: DS_READ_U8
|
|
|
|
; SI-CHECK: DS_READ_U8
|
|
|
|
define void @load_v4i8_local(<4 x i32> addrspace(1)* %out, <4 x i8> addrspace(3)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = load <4 x i8> addrspace(3)* %in
|
|
|
|
%1 = zext <4 x i8> %0 to <4 x i32>
|
|
|
|
store <4 x i32> %1, <4 x i32> addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
; R600-CHECK: @load_v4i8_sext_local
|
|
|
|
; R600-CHECK-DAG: LDS_UBYTE_READ_RET
|
|
|
|
; R600-CHECK-DAG: LDS_UBYTE_READ_RET
|
|
|
|
; R600-CHECK-DAG: LDS_UBYTE_READ_RET
|
|
|
|
; R600-CHECK-DAG: LDS_UBYTE_READ_RET
|
|
|
|
; R600-CHECK-DAG: ASHR
|
|
|
|
; R600-CHECK-DAG: ASHR
|
|
|
|
; R600-CHECK-DAG: ASHR
|
|
|
|
; R600-CHECK-DAG: ASHR
|
|
|
|
; SI-CHECK: @load_v4i8_sext_local
|
2013-09-05 20:37:52 +02:00
|
|
|
; SI-CHECK-NOT: S_WQM_B64
|
2013-08-26 17:06:10 +02:00
|
|
|
; SI-CHECK: DS_READ_I8
|
|
|
|
; SI-CHECK: DS_READ_I8
|
|
|
|
; SI-CHECK: DS_READ_I8
|
|
|
|
; SI-CHECK: DS_READ_I8
|
|
|
|
define void @load_v4i8_sext_local(<4 x i32> addrspace(1)* %out, <4 x i8> addrspace(3)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = load <4 x i8> addrspace(3)* %in
|
|
|
|
%1 = sext <4 x i8> %0 to <4 x i32>
|
|
|
|
store <4 x i32> %1, <4 x i32> addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2013-08-26 17:05:59 +02:00
|
|
|
; Load an i16 value from the local address space.
|
|
|
|
; R600-CHECK: @load_i16_local
|
|
|
|
; R600-CHECK: LDS_USHORT_READ_RET
|
|
|
|
; SI-CHECK: @load_i16_local
|
2013-09-05 20:37:52 +02:00
|
|
|
; SI-CHECK-NOT: S_WQM_B64
|
2013-08-26 17:05:59 +02:00
|
|
|
; SI-CHECK: DS_READ_U16
|
|
|
|
define void @load_i16_local(i32 addrspace(1)* %out, i16 addrspace(3)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = load i16 addrspace(3)* %in
|
|
|
|
%1 = zext i16 %0 to i32
|
|
|
|
store i32 %1, i32 addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
; R600-CHECK: @load_i16_sext_local
|
|
|
|
; R600-CHECK: LDS_USHORT_READ_RET
|
|
|
|
; R600-CHECK: ASHR
|
|
|
|
; SI-CHECK: @load_i16_sext_local
|
2013-09-05 20:37:52 +02:00
|
|
|
; SI-CHECK-NOT: S_WQM_B64
|
2013-08-26 17:05:59 +02:00
|
|
|
; SI-CHECK: DS_READ_I16
|
|
|
|
define void @load_i16_sext_local(i32 addrspace(1)* %out, i16 addrspace(3)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = load i16 addrspace(3)* %in
|
|
|
|
%1 = sext i16 %0 to i32
|
|
|
|
store i32 %1, i32 addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2013-08-26 17:06:10 +02:00
|
|
|
; R600-CHECK: @load_v2i16_local
|
|
|
|
; R600-CHECK: LDS_USHORT_READ_RET
|
|
|
|
; R600-CHECK: LDS_USHORT_READ_RET
|
|
|
|
; SI-CHECK: @load_v2i16_local
|
2013-09-05 20:37:52 +02:00
|
|
|
; SI-CHECK-NOT: S_WQM_B64
|
2013-08-26 17:06:10 +02:00
|
|
|
; SI-CHECK: DS_READ_U16
|
|
|
|
; SI-CHECK: DS_READ_U16
|
|
|
|
define void @load_v2i16_local(<2 x i32> addrspace(1)* %out, <2 x i16> addrspace(3)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = load <2 x i16> addrspace(3)* %in
|
|
|
|
%1 = zext <2 x i16> %0 to <2 x i32>
|
|
|
|
store <2 x i32> %1, <2 x i32> addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
; R600-CHECK: @load_v2i16_sext_local
|
|
|
|
; R600-CHECK-DAG: LDS_USHORT_READ_RET
|
|
|
|
; R600-CHECK-DAG: LDS_USHORT_READ_RET
|
|
|
|
; R600-CHECK-DAG: ASHR
|
|
|
|
; R600-CHECK-DAG: ASHR
|
|
|
|
; SI-CHECK: @load_v2i16_sext_local
|
2013-09-05 20:37:52 +02:00
|
|
|
; SI-CHECK-NOT: S_WQM_B64
|
2013-08-26 17:06:10 +02:00
|
|
|
; SI-CHECK: DS_READ_I16
|
|
|
|
; SI-CHECK: DS_READ_I16
|
|
|
|
define void @load_v2i16_sext_local(<2 x i32> addrspace(1)* %out, <2 x i16> addrspace(3)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = load <2 x i16> addrspace(3)* %in
|
|
|
|
%1 = sext <2 x i16> %0 to <2 x i32>
|
|
|
|
store <2 x i32> %1, <2 x i32> addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
; R600-CHECK: @load_v4i16_local
|
|
|
|
; R600-CHECK: LDS_USHORT_READ_RET
|
|
|
|
; R600-CHECK: LDS_USHORT_READ_RET
|
|
|
|
; R600-CHECK: LDS_USHORT_READ_RET
|
|
|
|
; R600-CHECK: LDS_USHORT_READ_RET
|
|
|
|
; SI-CHECK: @load_v4i16_local
|
2013-09-05 20:37:52 +02:00
|
|
|
; SI-CHECK-NOT: S_WQM_B64
|
2013-08-26 17:06:10 +02:00
|
|
|
; SI-CHECK: DS_READ_U16
|
|
|
|
; SI-CHECK: DS_READ_U16
|
|
|
|
; SI-CHECK: DS_READ_U16
|
|
|
|
; SI-CHECK: DS_READ_U16
|
|
|
|
define void @load_v4i16_local(<4 x i32> addrspace(1)* %out, <4 x i16> addrspace(3)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = load <4 x i16> addrspace(3)* %in
|
|
|
|
%1 = zext <4 x i16> %0 to <4 x i32>
|
|
|
|
store <4 x i32> %1, <4 x i32> addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
; R600-CHECK: @load_v4i16_sext_local
|
|
|
|
; R600-CHECK-DAG: LDS_USHORT_READ_RET
|
|
|
|
; R600-CHECK-DAG: LDS_USHORT_READ_RET
|
|
|
|
; R600-CHECK-DAG: LDS_USHORT_READ_RET
|
|
|
|
; R600-CHECK-DAG: LDS_USHORT_READ_RET
|
|
|
|
; R600-CHECK-DAG: ASHR
|
|
|
|
; R600-CHECK-DAG: ASHR
|
|
|
|
; R600-CHECK-DAG: ASHR
|
|
|
|
; R600-CHECK-DAG: ASHR
|
|
|
|
; SI-CHECK: @load_v4i16_sext_local
|
2013-09-05 20:37:52 +02:00
|
|
|
; SI-CHECK-NOT: S_WQM_B64
|
2013-08-26 17:06:10 +02:00
|
|
|
; SI-CHECK: DS_READ_I16
|
|
|
|
; SI-CHECK: DS_READ_I16
|
|
|
|
; SI-CHECK: DS_READ_I16
|
|
|
|
; SI-CHECK: DS_READ_I16
|
|
|
|
define void @load_v4i16_sext_local(<4 x i32> addrspace(1)* %out, <4 x i16> addrspace(3)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = load <4 x i16> addrspace(3)* %in
|
|
|
|
%1 = sext <4 x i16> %0 to <4 x i32>
|
|
|
|
store <4 x i32> %1, <4 x i32> addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2013-08-26 17:05:59 +02:00
|
|
|
; load an i32 value from the glocal address space.
|
|
|
|
; R600-CHECK: @load_i32_local
|
|
|
|
; R600-CHECK: LDS_READ_RET
|
|
|
|
; SI-CHECK: @load_i32_local
|
2013-09-05 20:37:52 +02:00
|
|
|
; SI-CHECK-NOT: S_WQM_B64
|
2013-08-26 17:05:59 +02:00
|
|
|
; SI-CHECK: DS_READ_B32
|
|
|
|
define void @load_i32_local(i32 addrspace(1)* %out, i32 addrspace(3)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = load i32 addrspace(3)* %in
|
|
|
|
store i32 %0, i32 addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
; load a f32 value from the global address space.
|
|
|
|
; R600-CHECK: @load_f32_local
|
|
|
|
; R600-CHECK: LDS_READ_RET
|
|
|
|
; SI-CHECK: @load_f32_local
|
|
|
|
; SI-CHECK: DS_READ_B32
|
|
|
|
define void @load_f32_local(float addrspace(1)* %out, float addrspace(3)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = load float addrspace(3)* %in
|
|
|
|
store float %0, float addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
2013-08-26 17:06:04 +02:00
|
|
|
|
|
|
|
; load a v2f32 value from the local address space
|
|
|
|
; R600-CHECK: @load_v2f32_local
|
|
|
|
; R600-CHECK: LDS_READ_RET
|
|
|
|
; R600-CHECK: LDS_READ_RET
|
|
|
|
; SI-CHECK: @load_v2f32_local
|
|
|
|
; SI-CHECK: DS_READ_B32
|
|
|
|
; SI-CHECK: DS_READ_B32
|
|
|
|
define void @load_v2f32_local(<2 x float> addrspace(1)* %out, <2 x float> addrspace(3)* %in) {
|
|
|
|
entry:
|
|
|
|
%0 = load <2 x float> addrspace(3)* %in
|
|
|
|
store <2 x float> %0, <2 x float> addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|