mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-11-25 20:23:11 +01:00
bbb05cb714
Summary: This creates a small perf regression, but after talking with Jacques Pienaar, he was good with it to get things moving toward removng SETCCE. Reviewers: jpienaar, bryant Subscribers: llvm-commits Differential Revision: https://reviews.llvm.org/D47626 llvm-svn: 333838
133 lines
3.1 KiB
LLVM
133 lines
3.1 KiB
LLVM
; RUN: llc < %s | FileCheck %s
|
|
|
|
; Test that basic 64-bit integer comparison operations assemble as expected.
|
|
|
|
target datalayout = "E-m:e-p:32:32-i64:64-a:0:32-n32-S64"
|
|
target triple = "lanai"
|
|
|
|
; CHECK-LABEL: eq_i64:
|
|
; CHECK: xor
|
|
; CHECK: xor
|
|
; CHECK: or.f
|
|
; CHECK-NEXT: seq
|
|
define i32 @eq_i64(i64 inreg %x, i64 inreg %y) {
|
|
%a = icmp eq i64 %x, %y
|
|
%b = zext i1 %a to i32
|
|
ret i32 %b
|
|
}
|
|
|
|
; CHECK-LABEL: ne_i64:
|
|
; CHECK: xor
|
|
; CHECK: xor
|
|
; CHECK: or.f
|
|
; CHECK-NEXT: sne
|
|
define i32 @ne_i64(i64 inreg %x, i64 inreg %y) {
|
|
%a = icmp ne i64 %x, %y
|
|
%b = zext i1 %a to i32
|
|
ret i32 %b
|
|
}
|
|
|
|
; CHECK-LABEL: slt_i64:
|
|
; CHECK: sub.f %r6, %r18, %r0
|
|
; CHECK-NEXT: slt %r3
|
|
; CHECK-NEXT: sub.f %r7, %r19, %r0
|
|
; CHECK-NEXT: sult %r9
|
|
; CHECK-NEXT: sub.f %r6, %r18, %r0
|
|
; CHECK-NEXT: sel.eq %r9, %r3, %rv
|
|
define i32 @slt_i64(i64 inreg %x, i64 inreg %y) {
|
|
%a = icmp slt i64 %x, %y
|
|
%b = zext i1 %a to i32
|
|
ret i32 %b
|
|
}
|
|
|
|
; CHECK-LABEL: sle_i64:
|
|
; CHECK: sub.f %r6, %r18, %r0
|
|
; CHECK-NEXT: sle %r3
|
|
; CHECK-NEXT: sub.f %r7, %r19, %r0
|
|
; CHECK-NEXT: sule %r9
|
|
; CHECK-NEXT: sub.f %r6, %r18, %r0
|
|
; CHECK-NEXT: sel.eq %r9, %r3, %rv
|
|
define i32 @sle_i64(i64 inreg %x, i64 inreg %y) {
|
|
%a = icmp sle i64 %x, %y
|
|
%b = zext i1 %a to i32
|
|
ret i32 %b
|
|
}
|
|
|
|
; CHECK-LABEL: ult_i64:
|
|
; CHECK: sub.f %r6, %r18, %r0
|
|
; CHECK-NEXT: sult %r3
|
|
; CHECK-NEXT: sub.f %r7, %r19, %r0
|
|
; CHECK-NEXT: sult %r9
|
|
; CHECK-NEXT: sub.f %r6, %r18, %r0
|
|
; CHECK-NEXT: sel.eq %r9, %r3, %rv
|
|
define i32 @ult_i64(i64 inreg %x, i64 inreg %y) {
|
|
%a = icmp ult i64 %x, %y
|
|
%b = zext i1 %a to i32
|
|
ret i32 %b
|
|
}
|
|
|
|
; CHECK-LABEL: ule_i64:
|
|
; CHECK: sub.f %r6, %r18, %r0
|
|
; CHECK-NEXT: sule %r3
|
|
; CHECK-NEXT: sub.f %r7, %r19, %r0
|
|
; CHECK-NEXT: sule %r9
|
|
; CHECK-NEXT: sub.f %r6, %r18, %r0
|
|
; CHECK-NEXT: sel.eq %r9, %r3, %rv
|
|
define i32 @ule_i64(i64 inreg %x, i64 inreg %y) {
|
|
%a = icmp ule i64 %x, %y
|
|
%b = zext i1 %a to i32
|
|
ret i32 %b
|
|
}
|
|
|
|
; CHECK-LABEL: sgt_i64:
|
|
; CHECK: sub.f %r6, %r18, %r0
|
|
; CHECK-NEXT: sgt %r3
|
|
; CHECK-NEXT: sub.f %r7, %r19, %r0
|
|
; CHECK-NEXT: sugt %r9
|
|
; CHECK-NEXT: sub.f %r6, %r18, %r0
|
|
; CHECK-NEXT: sel.eq %r9, %r3, %rv
|
|
define i32 @sgt_i64(i64 inreg %x, i64 inreg %y) {
|
|
%a = icmp sgt i64 %x, %y
|
|
%b = zext i1 %a to i32
|
|
ret i32 %b
|
|
}
|
|
|
|
; CHECK-LABEL: sge_i64:
|
|
; CHECK: sub.f %r6, %r18, %r0
|
|
; CHECK-NEXT: sge %r3
|
|
; CHECK-NEXT: sub.f %r7, %r19, %r0
|
|
; CHECK-NEXT: suge %r9
|
|
; CHECK-NEXT: sub.f %r6, %r18, %r0
|
|
; CHECK-NEXT: sel.eq %r9, %r3, %rv
|
|
define i32 @sge_i64(i64 inreg %x, i64 inreg %y) {
|
|
%a = icmp sge i64 %x, %y
|
|
%b = zext i1 %a to i32
|
|
ret i32 %b
|
|
}
|
|
|
|
; CHECK-LABEL: ugt_i64:
|
|
; CHECK: sub.f %r6, %r18, %r0
|
|
; CHECK-NEXT: sugt %r3
|
|
; CHECK-NEXT: sub.f %r7, %r19, %r0
|
|
; CHECK-NEXT: sugt %r9
|
|
; CHECK-NEXT: sub.f %r6, %r18, %r0
|
|
; CHECK-NEXT: sel.eq %r9, %r3, %rv
|
|
define i32 @ugt_i64(i64 inreg %x, i64 inreg %y) {
|
|
%a = icmp ugt i64 %x, %y
|
|
%b = zext i1 %a to i32
|
|
ret i32 %b
|
|
}
|
|
|
|
; CHECK-LABEL: uge_i64:
|
|
; CHECK: sub.f %r6, %r18, %r0
|
|
; CHECK-NEXT: suge %r3
|
|
; CHECK-NEXT: sub.f %r7, %r19, %r0
|
|
; CHECK-NEXT: suge %r9
|
|
; CHECK-NEXT: sub.f %r6, %r18, %r0
|
|
; CHECK-NEXT: sel.eq %r9, %r3, %rv
|
|
define i32 @uge_i64(i64 inreg %x, i64 inreg %y) {
|
|
%a = icmp uge i64 %x, %y
|
|
%b = zext i1 %a to i32
|
|
ret i32 %b
|
|
}
|