mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-11-24 11:42:57 +01:00
d4c615be8c
Discussed here: http://lists.llvm.org/pipermail/llvm-dev/2018-January/120320.html In preparation for adding support for named vregs we are changing the sigil for physical registers in MIR to '$' from '%'. This will prevent name clashes of named physical register with named vregs. llvm-svn: 323922
33 lines
740 B
YAML
33 lines
740 B
YAML
# RUN: llc -march=hexagon -run-pass expand-condsets -expand-condsets-coa-limit=0 -o - %s -verify-machineinstrs | FileCheck %s
|
|
|
|
# CHECK-LABEL: name: fred
|
|
|
|
--- |
|
|
define void @fred() { ret void }
|
|
|
|
...
|
|
---
|
|
|
|
name: fred
|
|
tracksRegLiveness: true
|
|
registers:
|
|
- { id: 0, class: predregs }
|
|
- { id: 1, class: intregs }
|
|
- { id: 2, class: intregs }
|
|
- { id: 3, class: intregs }
|
|
|
|
body: |
|
|
bb.0:
|
|
liveins: $r0, $r1, $r2, $p0
|
|
%0 = COPY $p0
|
|
%0 = COPY $p0 ; Cheat: convince MIR parser that this is not SSA.
|
|
%1 = COPY $r1
|
|
; Make sure we do not expand/predicate a mux with identical inputs.
|
|
; CHECK-NOT: A2_paddit
|
|
%2 = A2_addi %1, 1
|
|
%3 = C2_mux %0, killed %2, %2
|
|
$r0 = COPY %3
|
|
|
|
...
|
|
|