1
0
mirror of https://github.com/RPCS3/llvm-mirror.git synced 2024-11-22 10:42:39 +01:00
llvm-mirror/lib/CodeGen
Anirudh Prasad 2b967460b4 [SystemZ][z/OS] Initial code to generate assembly files on z/OS
- This patch consists of the bare basic code needed in order to generate some assembly for the z/OS target.
- Only the .text and the .bss sections are added for now.
- The relevant MCSectionGOFF/Symbol interfaces have been added. This enables us to print out the GOFF machine code sections.
- This patch enables us to add simple lit tests wherever possible, and contribute to the testing coverage for the z/OS target
- Further improvements and additions will be made in future patches.

Reviewed By: tmatheson

Differential Revision: https://reviews.llvm.org/D106380
2021-07-27 11:29:15 -04:00
..
AsmPrinter [CodeView] Saturate values bigger than supported by APInt. 2021-07-26 22:15:26 +02:00
GlobalISel [GlobalISel] Constant fold G_SITOFP and G_UITOFP in CSEMIRBuilder 2021-07-27 11:27:58 +01:00
LiveDebugValues [X86] Return src/dest register from stack spill/restore recogniser 2021-07-09 18:12:30 +01:00
MIRParser Revert "[DebugInfo] Enforce implicit constraints on distinct MDNodes" 2021-07-02 15:57:07 -07:00
SelectionDAG [SelectionDAG] Support scalable splats in U(ADD|SUB)SAT combines 2021-07-27 10:52:34 +01:00
AggressiveAntiDepBreaker.cpp
AggressiveAntiDepBreaker.h
AllocationOrder.cpp
AllocationOrder.h
Analysis.cpp IR/AArch64/X86: add "swifttailcc" calling convention. 2021-05-17 10:48:34 +01:00
AtomicExpandPass.cpp [PowerPC] Generate inlined quadword lock free atomic operations via AtomicExpand 2021-07-15 01:12:09 +00:00
BasicBlockSections.cpp
BasicTargetTransformInfo.cpp
BranchFolding.cpp [CSSPGO] Undoing the concept of dangling pseudo probe 2021-06-18 15:14:11 -07:00
BranchFolding.h
BranchRelaxation.cpp
BreakFalseDeps.cpp
CalcSpillWeights.cpp
CallingConvLower.cpp
CFGuardLongjmp.cpp
CFIInstrInserter.cpp Implement DW_CFA_LLVM_* for Heterogeneous Debugging 2021-06-14 08:51:50 +05:30
CMakeLists.txt [RemoveRedundantDebugValues] Add a Pass that removes redundant DBG_VALUEs 2021-07-14 04:29:42 -07:00
CodeGen.cpp [RemoveRedundantDebugValues] Add a Pass that removes redundant DBG_VALUEs 2021-07-14 04:29:42 -07:00
CodeGenPassBuilder.cpp
CodeGenPrepare.cpp [CGP] despeculateCountZeros - Don't create is-zero branch if cttz/ctlz source is known non-zero 2021-07-24 13:11:49 +01:00
CommandFlags.cpp reland [IR] make -stack-alignment= into a module attr 2021-06-08 10:59:46 -07:00
CriticalAntiDepBreaker.cpp
CriticalAntiDepBreaker.h
DeadMachineInstructionElim.cpp
DetectDeadLanes.cpp [NFC] Reflow some debug messages. 2021-07-27 10:11:51 +01:00
DFAPacketizer.cpp
DwarfEHPrepare.cpp [NFC] [DwarfEHPrepare] Add additional stats for EH 2021-06-23 17:09:30 -07:00
EarlyIfConversion.cpp [EarlyIfConversion] Avoid producing selects with identical operands 2021-04-30 15:51:14 -07:00
EdgeBundles.cpp
EHContGuardCatchret.cpp
ExecutionDomainFix.cpp
ExpandMemCmp.cpp
ExpandPostRAPseudos.cpp
ExpandReductions.cpp
ExpandVectorPredication.cpp [VP] make getFunctionalOpcode return an Optional 2021-05-19 17:08:34 +02:00
FaultMaps.cpp
FEntryInserter.cpp
FinalizeISel.cpp
FixupStatepointCallerSaved.cpp
FuncletLayout.cpp
GCMetadata.cpp [GC][NFC] Move GCStrategy from CodeGen to IR 2021-05-13 12:31:59 +07:00
GCMetadataPrinter.cpp
GCRootLowering.cpp [AMDGPU] Disable garbage collection passes 2021-07-07 15:47:57 -07:00
GlobalMerge.cpp
HardwareLoops.cpp [NFC] Reflow some debug messages. 2021-07-27 10:11:51 +01:00
IfConversion.cpp [IfCvt] Don't use pristine register for counting liveins for predicated instructions. 2021-07-11 14:45:54 +01:00
ImplicitNullChecks.cpp
IndirectBrExpandPass.cpp
InlineSpiller.cpp [GreedyRA] Add support for invoke statepoint with tied-defs. 2021-05-05 11:13:35 +07:00
InterferenceCache.cpp
InterferenceCache.h
InterleavedAccessPass.cpp [InterleaveAccess] Copy fast math flags when adjusting binary operators in interleave access pass 2021-06-17 09:53:33 +01:00
InterleavedLoadCombinePass.cpp [CodeGen] Add missing includes (NFC) 2021-06-06 15:48:27 +02:00
IntrinsicLowering.cpp
LatencyPriorityQueue.cpp
LazyMachineBlockFrequencyInfo.cpp
LexicalScopes.cpp [CSSPGO] Exclude pseudo probes from slot index 2021-04-19 17:55:35 -07:00
LiveDebugVariables.cpp [DebugInfo][InstrRef][4/4] Support DBG_INSTR_REF through all backend passes 2021-07-08 16:42:24 +01:00
LiveDebugVariables.h
LiveInterval.cpp
LiveIntervalCalc.cpp
LiveIntervals.cpp RegAlloc: Allow targets to split register allocation 2021-07-13 18:49:29 -04:00
LiveIntervalUnion.cpp
LivePhysRegs.cpp [IfCvt] Don't use pristine register for counting liveins for predicated instructions. 2021-07-11 14:45:54 +01:00
LiveRangeCalc.cpp
LiveRangeEdit.cpp [AMDGPU] Add TII::isIgnorableUse() to allow VOP rematerialization 2021-07-14 13:03:58 -07:00
LiveRangeShrink.cpp [CSSPGO] Exclude pseudo probes from slot index 2021-04-19 17:55:35 -07:00
LiveRangeUtils.h
LiveRegMatrix.cpp
LiveRegUnits.cpp
LiveStacks.cpp
LiveVariables.cpp [CSSPGO] Exclude pseudo probes from slot index 2021-04-19 17:55:35 -07:00
LLVMTargetMachine.cpp [AIX] Use AsmParser to do inline asm parsing 2021-07-02 16:12:21 +00:00
LocalStackSlotAllocation.cpp
LoopTraversal.cpp
LowerEmuTLS.cpp
LowLevelType.cpp CodeGen: Store LLT instead of uint64_t in MachineMemOperand 2021-06-29 17:38:51 -04:00
MachineBasicBlock.cpp [CSSPGO] Undoing the concept of dangling pseudo probe 2021-06-18 15:14:11 -07:00
MachineBlockFrequencyInfo.cpp CodeGen: Fix null dereference before null check 2021-05-11 09:07:32 -04:00
MachineBlockPlacement.cpp Internalize some cl::opt global variables or move them under namespace llvm 2021-05-07 11:15:43 -07:00
MachineBranchProbabilityInfo.cpp [Analaysis, CodeGen] Remove getHotSucc (NFC) 2021-07-17 07:31:36 -07:00
MachineCheckDebugify.cpp
MachineCombiner.cpp
MachineCopyPropagation.cpp [MachineCopyPropagation] Fix differences in code gen when compiling with -g 2021-07-02 19:27:06 +08:00
MachineCSE.cpp [MachineCSE][NFC]: Refactor and comment on preventing CSE for isConvergent instrs 2021-05-05 14:22:03 -07:00
MachineDebugify.cpp
MachineDominanceFrontier.cpp
MachineDominators.cpp
MachineFrameInfo.cpp
MachineFunction.cpp [DebugInfo][InstrRef] Handle llvm.frameaddress intrinsics gracefully 2021-07-27 13:44:37 +01:00
MachineFunctionPass.cpp
MachineFunctionPrinterPass.cpp
MachineFunctionSplitter.cpp [NFC] Use hasSection instead of getSection().empty() 2021-04-23 10:00:38 -07:00
MachineInstr.cpp [clang] Use i64 for the !srcloc metadata on asm IR nodes. 2021-07-22 10:24:52 +01:00
MachineInstrBundle.cpp
MachineLICM.cpp
MachineLoopInfo.cpp [ARM] Allow findLoopPreheader to return headers with multiple loop successors 2021-05-24 12:22:15 +01:00
MachineLoopUtils.cpp
MachineModuleInfo.cpp [MC] Refactor MCObjectFileInfo initialization and allow targets to create MCObjectFileInfo 2021-05-23 14:15:23 -07:00
MachineModuleInfoImpls.cpp [WebAssembly] Added initial type checker to MC Assembler 2021-07-09 14:07:25 -07:00
MachineModuleSlotTracker.cpp [MIRPrinter] Add machine metadata support. 2021-06-19 12:48:08 -04:00
MachineOperand.cpp [WebAssembly] Implementation of global.get/set for reftypes in LLVM IR 2021-07-22 22:07:24 +02:00
MachineOptimizationRemarkEmitter.cpp CodeGen: Make MachineOptimizationRemarkEmitterPass a CFG analysis 2021-07-19 21:08:26 -04:00
MachineOutliner.cpp
MachinePassManager.cpp [NewPM] Hide pass manager debug logging behind -debug-pass-manager-verbose 2021-05-07 21:51:47 -07:00
MachinePipeliner.cpp
MachinePostDominators.cpp
MachineRegionInfo.cpp
MachineRegisterInfo.cpp [AIX][XCOFF] emit vector info of traceback table. 2021-06-14 11:15:22 -04:00
MachineScheduler.cpp [NFC][Scheduler] Refactor tryCandidate to return boolean 2021-07-01 14:31:47 +08:00
MachineSink.cpp [DebugInfo][InstrRef][4/4] Support DBG_INSTR_REF through all backend passes 2021-07-08 16:42:24 +01:00
MachineSizeOpts.cpp
MachineSSAUpdater.cpp
MachineStableHash.cpp Rename MachineMemOperand::getOrdering -> getSuccessOrdering. 2021-06-21 16:49:27 -07:00
MachineStripDebug.cpp
MachineTraceMetrics.cpp
MachineVerifier.cpp [MachineVerifier] Make INSERT_SUBREG diagnostic respect operand 2 subregs 2021-07-21 08:47:17 -07:00
MacroFusion.cpp
MBFIWrapper.cpp [ADT] Move DenseMapInfo for ArrayRef/StringRef into respective headers (NFC) 2021-06-03 18:34:36 +02:00
MIRCanonicalizerPass.cpp
MIRFSDiscriminator.cpp [SampleFDO] Place the discriminator flag variable into the used list. 2021-06-15 21:51:04 -07:00
MIRNamerPass.cpp
MIRPrinter.cpp [Debug-info][InstrRef] Avoid an unnecessary map ordering 2021-07-09 15:43:13 +01:00
MIRPrintingPass.cpp
MIRVRegNamerUtils.cpp Rename MachineMemOperand::getOrdering -> getSuccessOrdering. 2021-06-21 16:49:27 -07:00
MIRVRegNamerUtils.h
MIRYamlMapping.cpp [AMDGPU] Serialize MFInfo::ScavengeFI 2021-05-07 11:15:25 +02:00
ModuloSchedule.cpp [ModuloSchedule] Pass loop block explicitly to kernel rewriter. 2021-06-25 09:51:22 -07:00
MultiHazardRecognizer.cpp
NonRelocatableStringpool.cpp
OptimizePHIs.cpp
ParallelCG.cpp
PatchableFunction.cpp
PeepholeOptimizer.cpp Teach peephole optimizer to not emit sub-register defs 2021-06-28 09:24:07 -05:00
PHIElimination.cpp [DebugInstrRef][1/3] Track PHI values through register allocation 2021-05-26 20:24:00 +01:00
PHIEliminationUtils.cpp
PHIEliminationUtils.h
PostRAHazardRecognizer.cpp
PostRASchedulerList.cpp
PreISelIntrinsicLowering.cpp
ProcessImplicitDefs.cpp
PrologEpilogInserter.cpp Improve the diagnostic of DiagnosticInfoResourceLimit (and warn-stack-size in particular) 2021-06-22 09:55:20 -07:00
PseudoProbeInserter.cpp [CSSPGO] Undoing the concept of dangling pseudo probe 2021-06-18 15:14:11 -07:00
PseudoSourceValue.cpp
RDFGraph.cpp
RDFLiveness.cpp
RDFRegisters.cpp
ReachingDefAnalysis.cpp [RDA] Fix printing of regs / reg units. NFC 2021-05-18 08:07:30 +01:00
README.txt
RegAllocBase.cpp RegAlloc: Allow targets to split register allocation 2021-07-13 18:49:29 -04:00
RegAllocBase.h RegAlloc: Allow targets to split register allocation 2021-07-13 18:49:29 -04:00
RegAllocBasic.cpp RegAlloc: Allow targets to split register allocation 2021-07-13 18:49:29 -04:00
RegAllocFast.cpp RegAlloc: Allow targets to split register allocation 2021-07-13 18:49:29 -04:00
RegAllocGreedy.cpp [PowerPC] Inefficient register allocation of ACC registers results in many copies. 2021-07-20 10:53:40 -05:00
RegAllocPBQP.cpp
RegisterClassInfo.cpp
RegisterCoalescer.cpp [RegisterCoalescer] Make resolveConflicts aware of earlyclobber 2021-07-22 12:11:10 +08:00
RegisterCoalescer.h
RegisterPressure.cpp [DebugInfo][InstrRef][4/4] Support DBG_INSTR_REF through all backend passes 2021-07-08 16:42:24 +01:00
RegisterScavenging.cpp [CSSPGO] Exclude pseudo probes from slot index 2021-04-19 17:55:35 -07:00
RegisterUsageInfo.cpp
RegUsageInfoCollector.cpp
RegUsageInfoPropagate.cpp RegUsageInfoPropagate.cpp - remove unused <string> and <map> includes. NFCI. 2021-06-13 15:19:24 +01:00
RemoveRedundantDebugValues.cpp [2/2][RemoveRedundantDebugValues] Add a Pass that removes redundant DBG_VALUEs 2021-07-15 00:08:31 -07:00
RenameIndependentSubregs.cpp
ReplaceWithVeclib.cpp Intrinsic::getName: require a Module argument 2021-06-14 14:52:29 +02:00
ResetMachineFunctionPass.cpp
SafeStack.cpp [OpaquePtr] Clean up some uses of Type::getPointerElementType() 2021-05-31 09:54:57 -07:00
SafeStackLayout.cpp
SafeStackLayout.h
ScheduleDAG.cpp
ScheduleDAGInstrs.cpp [DebugInfo][InstrRef] Correctly update DBG_PHIs during instr scheduling 2021-07-27 15:12:46 +01:00
ScheduleDAGPrinter.cpp
ScoreboardHazardRecognizer.cpp
ShadowStackGCLowering.cpp [AMDGPU] Disable garbage collection passes 2021-07-07 15:47:57 -07:00
ShrinkWrap.cpp
SjLjEHPrepare.cpp [SjLj] Insert UnregisterFn before musttail call 2021-06-23 15:33:55 -07:00
SlotIndexes.cpp [CSSPGO] Exclude pseudo probes from slot index 2021-04-19 17:55:35 -07:00
SpillPlacement.cpp
SpillPlacement.h
SplitKit.cpp [GreedyRA] Add support for invoke statepoint with tied-defs. 2021-05-05 11:13:35 +07:00
SplitKit.h [GreedyRA] Add support for invoke statepoint with tied-defs. 2021-05-05 11:13:35 +07:00
StackColoring.cpp
StackMapLivenessAnalysis.cpp
StackMaps.cpp
StackProtector.cpp [IR] make stack-protector-guard-* flags into module attrs 2021-05-21 15:53:30 -07:00
StackSlotColoring.cpp [NFC] Fix a few whitespace issues and typos. 2021-07-04 11:49:58 +01:00
SwiftErrorValueTracking.cpp
SwitchLoweringUtils.cpp
TailDuplication.cpp
TailDuplicator.cpp [DebugInfo] Correctly update debug users of SSA values in tail duplication 2021-07-26 17:27:57 +01:00
TargetFrameLoweringImpl.cpp
TargetInstrInfo.cpp
TargetLoweringBase.cpp [WebAssembly] Implementation of global.get/set for reftypes in LLVM IR 2021-07-22 22:07:24 +02:00
TargetLoweringObjectFileImpl.cpp [SystemZ][z/OS] Initial code to generate assembly files on z/OS 2021-07-27 11:29:15 -04:00
TargetOptionsImpl.cpp
TargetPassConfig.cpp [RemoveRedundantDebugValues] Add a Pass that removes redundant DBG_VALUEs 2021-07-14 04:29:42 -07:00
TargetRegisterInfo.cpp [TargetRegisterInfo] Speed up getAllocatableSet. NFCI. 2021-05-12 14:09:05 +01:00
TargetSchedule.cpp
TargetSubtargetInfo.cpp
TwoAddressInstructionPass.cpp [X86FixupLEAs] Try again to transform the sequence LEA/SUB to SUB/SUB 2021-07-16 10:16:03 -07:00
TypePromotion.cpp [TypePromotion] Remove redundant if. NFC 2021-07-26 11:47:25 -07:00
UnreachableBlockElim.cpp
ValueTypes.cpp [WebAssembly] Implementation of global.get/set for reftypes in LLVM IR 2021-07-22 22:07:24 +02:00
VirtRegMap.cpp [CodeGen][regalloc] Don't align stack slots if the stack can't be realigned 2021-06-11 16:49:12 +01:00
WasmEHPrepare.cpp [WebAssembly] Remove dominator dependency in WasmEHPrepare (NFC) 2021-07-26 14:45:13 -07:00
WinEHPrepare.cpp [Local] Do not introduce a new llvm.trap before unreachable 2021-07-26 23:33:36 -05:00
XRayInstrumentation.cpp

//===---------------------------------------------------------------------===//

Common register allocation / spilling problem:

        mul lr, r4, lr
        str lr, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        ldr r4, [sp, #+52]
        mla r4, r3, lr, r4

can be:

        mul lr, r4, lr
        mov r4, lr
        str lr, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        mla r4, r3, lr, r4

and then "merge" mul and mov:

        mul r4, r4, lr
        str r4, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        mla r4, r3, lr, r4

It also increase the likelihood the store may become dead.

//===---------------------------------------------------------------------===//

bb27 ...
        ...
        %reg1037 = ADDri %reg1039, 1
        %reg1038 = ADDrs %reg1032, %reg1039, %noreg, 10
    Successors according to CFG: 0x8b03bf0 (#5)

bb76 (0x8b03bf0, LLVM BB @0x8b032d0, ID#5):
    Predecessors according to CFG: 0x8b0c5f0 (#3) 0x8b0a7c0 (#4)
        %reg1039 = PHI %reg1070, mbb<bb76.outer,0x8b0c5f0>, %reg1037, mbb<bb27,0x8b0a7c0>

Note ADDri is not a two-address instruction. However, its result %reg1037 is an
operand of the PHI node in bb76 and its operand %reg1039 is the result of the
PHI node. We should treat it as a two-address code and make sure the ADDri is
scheduled after any node that reads %reg1039.

//===---------------------------------------------------------------------===//

Use local info (i.e. register scavenger) to assign it a free register to allow
reuse:
        ldr r3, [sp, #+4]
        add r3, r3, #3
        ldr r2, [sp, #+8]
        add r2, r2, #2
        ldr r1, [sp, #+4]  <==
        add r1, r1, #1
        ldr r0, [sp, #+4]
        add r0, r0, #2

//===---------------------------------------------------------------------===//

LLVM aggressively lift CSE out of loop. Sometimes this can be negative side-
effects:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
load [i + R1]
...
load [i + R2]
...
load [i + R3]

Suppose there is high register pressure, R1, R2, R3, can be spilled. We need
to implement proper re-materialization to handle this:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
R1 = X + 4  @ re-materialized
load [i + R1]
...
R2 = X + 7 @ re-materialized
load [i + R2]
...
R3 = X + 15 @ re-materialized
load [i + R3]

Furthermore, with re-association, we can enable sharing:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
T = i + X
load [T + 4]
...
load [T + 7]
...
load [T + 15]
//===---------------------------------------------------------------------===//

It's not always a good idea to choose rematerialization over spilling. If all
the load / store instructions would be folded then spilling is cheaper because
it won't require new live intervals / registers. See 2003-05-31-LongShifts for
an example.

//===---------------------------------------------------------------------===//

With a copying garbage collector, derived pointers must not be retained across
collector safe points; the collector could move the objects and invalidate the
derived pointer. This is bad enough in the first place, but safe points can
crop up unpredictably. Consider:

        %array = load { i32, [0 x %obj] }** %array_addr
        %nth_el = getelementptr { i32, [0 x %obj] }* %array, i32 0, i32 %n
        %old = load %obj** %nth_el
        %z = div i64 %x, %y
        store %obj* %new, %obj** %nth_el

If the i64 division is lowered to a libcall, then a safe point will (must)
appear for the call site. If a collection occurs, %array and %nth_el no longer
point into the correct object.

The fix for this is to copy address calculations so that dependent pointers
are never live across safe point boundaries. But the loads cannot be copied
like this if there was an intervening store, so may be hard to get right.

Only a concurrent mutator can trigger a collection at the libcall safe point.
So single-threaded programs do not have this requirement, even with a copying
collector. Still, LLVM optimizations would probably undo a front-end's careful
work.

//===---------------------------------------------------------------------===//

The ocaml frametable structure supports liveness information. It would be good
to support it.

//===---------------------------------------------------------------------===//

The FIXME in ComputeCommonTailLength in BranchFolding.cpp needs to be
revisited. The check is there to work around a misuse of directives in inline
assembly.

//===---------------------------------------------------------------------===//

It would be good to detect collector/target compatibility instead of silently
doing the wrong thing.

//===---------------------------------------------------------------------===//

It would be really nice to be able to write patterns in .td files for copies,
which would eliminate a bunch of explicit predicates on them (e.g. no side
effects).  Once this is in place, it would be even better to have tblgen
synthesize the various copy insertion/inspection methods in TargetInstrInfo.

//===---------------------------------------------------------------------===//

Stack coloring improvements:

1. Do proper LiveStacks analysis on all stack objects including those which are
   not spill slots.
2. Reorder objects to fill in gaps between objects.
   e.g. 4, 1, <gap>, 4, 1, 1, 1, <gap>, 4 => 4, 1, 1, 1, 1, 4, 4

//===---------------------------------------------------------------------===//

The scheduler should be able to sort nearby instructions by their address. For
example, in an expanded memset sequence it's not uncommon to see code like this:

  movl $0, 4(%rdi)
  movl $0, 8(%rdi)
  movl $0, 12(%rdi)
  movl $0, 0(%rdi)

Each of the stores is independent, and the scheduler is currently making an
arbitrary decision about the order.

//===---------------------------------------------------------------------===//

Another opportunitiy in this code is that the $0 could be moved to a register:

  movl $0, 4(%rdi)
  movl $0, 8(%rdi)
  movl $0, 12(%rdi)
  movl $0, 0(%rdi)

This would save substantial code size, especially for longer sequences like
this. It would be easy to have a rule telling isel to avoid matching MOV32mi
if the immediate has more than some fixed number of uses. It's more involved
to teach the register allocator how to do late folding to recover from
excessive register pressure.