mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-11-26 04:32:44 +01:00
e87466a278
In case of a SIGN/ZERO_EXTEND of an incomplete vector type (using only a partial number of available vector elements), WidenVecRes_Convert() used to resort to scalarization. This patch adds a handling of the (common) case where an input vector can be found of same width as the widened result vector, by converting the node to SIGN/ZERO_EXTEND_VECTOR_INREG. Review: Eli Friedman llvm-svn: 293268
92 lines
2.1 KiB
LLVM
92 lines
2.1 KiB
LLVM
; Test that vector sexts are done efficently with unpack instructions also in
|
|
; case of fewer elements than allowed, e.g. <2 x i32>.
|
|
;
|
|
; RUN: llc < %s -mtriple=s390x-linux-gnu -mcpu=z13 | FileCheck %s
|
|
|
|
|
|
define <2 x i16> @fun1(<2 x i8> %val1) {
|
|
; CHECK-LABEL: fun1:
|
|
; CHECK: vuphb %v24, %v24
|
|
; CHECK-NEXT: br %r14
|
|
%z = sext <2 x i8> %val1 to <2 x i16>
|
|
ret <2 x i16> %z
|
|
}
|
|
|
|
define <2 x i32> @fun2(<2 x i8> %val1) {
|
|
; CHECK-LABEL: fun2:
|
|
; CHECK: vuphb %v0, %v24
|
|
; CHECK-NEXT: vuphh %v24, %v0
|
|
; CHECK-NEXT: br %r14
|
|
%z = sext <2 x i8> %val1 to <2 x i32>
|
|
ret <2 x i32> %z
|
|
}
|
|
|
|
define <2 x i64> @fun3(<2 x i8> %val1) {
|
|
; CHECK-LABEL: fun3:
|
|
; CHECK: vuphb %v0, %v24
|
|
; CHECK-NEXT: vuphh %v0, %v0
|
|
; CHECK-NEXT: vuphf %v24, %v0
|
|
; CHECK-NEXT: br %r14
|
|
%z = sext <2 x i8> %val1 to <2 x i64>
|
|
ret <2 x i64> %z
|
|
}
|
|
|
|
define <2 x i32> @fun4(<2 x i16> %val1) {
|
|
; CHECK-LABEL: fun4:
|
|
; CHECK: vuphh %v24, %v24
|
|
; CHECK-NEXT: br %r14
|
|
%z = sext <2 x i16> %val1 to <2 x i32>
|
|
ret <2 x i32> %z
|
|
}
|
|
|
|
define <2 x i64> @fun5(<2 x i16> %val1) {
|
|
; CHECK-LABEL: fun5:
|
|
; CHECK: vuphh %v0, %v24
|
|
; CHECK-NEXT: vuphf %v24, %v0
|
|
; CHECK-NEXT: br %r14
|
|
%z = sext <2 x i16> %val1 to <2 x i64>
|
|
ret <2 x i64> %z
|
|
}
|
|
|
|
define <2 x i64> @fun6(<2 x i32> %val1) {
|
|
; CHECK-LABEL: fun6:
|
|
; CHECK: vuphf %v24, %v24
|
|
; CHECK-NEXT: br %r14
|
|
%z = sext <2 x i32> %val1 to <2 x i64>
|
|
ret <2 x i64> %z
|
|
}
|
|
|
|
define <4 x i16> @fun7(<4 x i8> %val1) {
|
|
; CHECK-LABEL: fun7:
|
|
; CHECK: vuphb %v24, %v24
|
|
; CHECK-NEXT: br %r14
|
|
%z = sext <4 x i8> %val1 to <4 x i16>
|
|
ret <4 x i16> %z
|
|
}
|
|
|
|
define <4 x i32> @fun8(<4 x i8> %val1) {
|
|
; CHECK-LABEL: fun8:
|
|
; CHECK: vuphb %v0, %v24
|
|
; CHECK-NEXT: vuphh %v24, %v0
|
|
; CHECK-NEXT: br %r14
|
|
%z = sext <4 x i8> %val1 to <4 x i32>
|
|
ret <4 x i32> %z
|
|
}
|
|
|
|
define <4 x i32> @fun9(<4 x i16> %val1) {
|
|
; CHECK-LABEL: fun9:
|
|
; CHECK: vuphh %v24, %v24
|
|
; CHECK-NEXT: br %r14
|
|
%z = sext <4 x i16> %val1 to <4 x i32>
|
|
ret <4 x i32> %z
|
|
}
|
|
|
|
define <8 x i16> @fun10(<8 x i8> %val1) {
|
|
; CHECK-LABEL: fun10:
|
|
; CHECK: vuphb %v24, %v24
|
|
; CHECK-NEXT: br %r14
|
|
%z = sext <8 x i8> %val1 to <8 x i16>
|
|
ret <8 x i16> %z
|
|
}
|
|
|