mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-11-25 12:12:47 +01:00
889cd22a6a
Recommiting with compiler time improvements Recommitting after fixup of 32-bit aliasing sign offset bug in DAGCombiner. * Simplify Consecutive Merge Store Candidate Search Now that address aliasing is much less conservative, push through simplified store merging search and chain alias analysis which only checks for parallel stores through the chain subgraph. This is cleaner as the separation of non-interfering loads/stores from the store-merging logic. When merging stores search up the chain through a single load, and finds all possible stores by looking down from through a load and a TokenFactor to all stores visited. This improves the quality of the output SelectionDAG and the output Codegen (save perhaps for some ARM cases where we correctly constructs wider loads, but then promotes them to float operations which appear but requires more expensive constant generation). Some minor peephole optimizations to deal with improved SubDAG shapes (listed below) Additional Minor Changes: 1. Finishes removing unused AliasLoad code 2. Unifies the chain aggregation in the merged stores across code paths 3. Re-add the Store node to the worklist after calling SimplifyDemandedBits. 4. Increase GatherAllAliasesMaxDepth from 6 to 18. That number is arbitrary, but seems sufficient to not cause regressions in tests. 5. Remove Chain dependencies of Memory operations on CopyfromReg nodes as these are captured by data dependence 6. Forward loads-store values through tokenfactors containing {CopyToReg,CopyFromReg} Values. 7. Peephole to convert buildvector of extract_vector_elt to extract_subvector if possible (see CodeGen/AArch64/store-merge.ll) 8. Store merging for the ARM target is restricted to 32-bit as some in some contexts invalid 64-bit operations are being generated. This can be removed once appropriate checks are added. This finishes the change Matt Arsenault started in r246307 and jyknight's original patch. Many tests required some changes as memory operations are now reorderable, improving load-store forwarding. One test in particular is worth noting: CodeGen/PowerPC/ppc64-align-long-double.ll - Improved load-store forwarding converts a load-store pair into a parallel store and a memory-realized bitcast of the same value. However, because we lose the sharing of the explicit and implicit store values we must create another local store. A similar transformation happens before SelectionDAG as well. Reviewers: arsenm, hfinkel, tstellarAMD, jyknight, nhaehnle llvm-svn: 297695
41 lines
2.0 KiB
LLVM
41 lines
2.0 KiB
LLVM
; RUN: llc < %s | FileCheck %s
|
|
|
|
; This test checks that we do not merge stores together which have
|
|
; dependencies through their non-chain operands (e.g. one store is the
|
|
; chain ancestor of a load whose value is used in as the data for the
|
|
; other store). Merging in such cases creates a loop in the DAG.
|
|
|
|
target datalayout = "e-m:e-i64:64-i128:128-n32:64-S128"
|
|
target triple = "aarch64--linux-android"
|
|
|
|
%"class.std::__1::complex.0.20.56.60.64.72.76.88.92.112.140.248" = type { float, float }
|
|
|
|
; Function Attrs: noinline norecurse nounwind ssp uwtable
|
|
define void @fn(<2 x i64>* %argA, <2 x i64>* %argB, i64* %a) #0 align 2 {
|
|
%_p_vec_full = load <2 x i64>, <2 x i64>* %argA, align 4, !alias.scope !1, !noalias !3
|
|
%x = extractelement <2 x i64> %_p_vec_full, i32 1
|
|
store i64 %x, i64* %a, align 8, !alias.scope !4, !noalias !9
|
|
%_p_vec_full155 = load <2 x i64>, <2 x i64>* %argB, align 4, !alias.scope !1, !noalias !3
|
|
%y = extractelement <2 x i64> %_p_vec_full155, i32 0
|
|
%scevgep41 = getelementptr i64, i64* %a, i64 -1
|
|
store i64 %y, i64* %scevgep41, align 8, !alias.scope !4, !noalias !9
|
|
ret void
|
|
}
|
|
|
|
; CHECK: ret
|
|
|
|
attributes #0 = { noinline norecurse nounwind ssp uwtable "disable-tail-calls"="false" "less-precise-fpmad"="false" "no-frame-pointer-elim"="true" "no-frame-pointer-elim-non-leaf" "no-infs-fp-math"="false" "no-nans-fp-math"="false" "polly-optimized" "stack-protector-buffer-size"="8" "target-features"="+crc,+crypto,+neon" "unsafe-fp-math"="false" "use-soft-float"="false" }
|
|
|
|
!llvm.ident = !{!0}
|
|
|
|
!0 = !{!"Snapdragon LLVM ARM Compiler 3.8.0 (based on LLVM 3.8.0)"}
|
|
!1 = distinct !{!1, !2, !"polly.alias.scope.rhs"}
|
|
!2 = distinct !{!2, !"polly.alias.scope.domain"}
|
|
!3 = !{!4, !5, !6, !7, !8}
|
|
!4 = distinct !{!4, !2, !"polly.alias.scope.blockB"}
|
|
!5 = distinct !{!5, !2, !"polly.alias.scope.add28.lcssa.reg2mem"}
|
|
!6 = distinct !{!6, !2, !"polly.alias.scope.count.0.lcssa.reg2mem"}
|
|
!7 = distinct !{!7, !2, !"polly.alias.scope.mul"}
|
|
!8 = distinct !{!8, !2, !"polly.alias.scope.add28.us.lcssa.reg2mem"}
|
|
!9 = !{!1, !5, !6, !7, !8}
|