mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-11-24 19:52:54 +01:00
c28d8cf19b
This commit removes the artificial types <512 x i1> and <1024 x i1> from HVX intrinsics, and makes v512i1 and v1024i1 no longer legal on Hexagon. It may cause existing bitcode files to become invalid. * Converting between vector predicates and vector registers must be done explicitly via vandvrt/vandqrt instructions (their intrinsics), i.e. (for 64-byte mode): %Q = call <64 x i1> @llvm.hexagon.V6.vandvrt(<16 x i32> %V, i32 -1) %V = call <16 x i32> @llvm.hexagon.V6.vandqrt(<64 x i1> %Q, i32 -1) The conversion intrinsics are: declare <64 x i1> @llvm.hexagon.V6.vandvrt(<16 x i32>, i32) declare <128 x i1> @llvm.hexagon.V6.vandvrt.128B(<32 x i32>, i32) declare <16 x i32> @llvm.hexagon.V6.vandqrt(<64 x i1>, i32) declare <32 x i32> @llvm.hexagon.V6.vandqrt.128B(<128 x i1>, i32) They are all pure. * Vector predicate values cannot be loaded/stored directly. This directly reflects the architecture restriction. Loading and storing or vector predicates must be done indirectly via vector registers and explicit conversions via vandvrt/vandqrt instructions.
37 lines
1.2 KiB
LLVM
37 lines
1.2 KiB
LLVM
; RUN: llc -march=hexagon < %s | FileCheck %s
|
|
; REQUIRES: asserts
|
|
|
|
; Hexagon early if-conversion used to crash on this testcase due to not
|
|
; recognizing vector predicate registers.
|
|
|
|
target triple = "hexagon"
|
|
|
|
; Check that the early if-conversion has not happened.
|
|
|
|
; CHECK-LABEL: fred
|
|
; CHECK: q{{[0-3]}} = not
|
|
; CHECK: LBB
|
|
; CHECK: if (q{{[0-3]}}) vmem
|
|
define void @fred(i32 %a0) #0 {
|
|
b1:
|
|
%v2 = tail call <128 x i1> @llvm.hexagon.V6.pred.scalar2.128B(i32 %a0) #2
|
|
br i1 undef, label %b3, label %b5
|
|
|
|
b3: ; preds = %b1
|
|
%v4 = tail call <128 x i1> @llvm.hexagon.V6.pred.not.128B(<128 x i1> %v2) #2
|
|
br label %b5
|
|
|
|
b5: ; preds = %b3, %b1
|
|
%v6 = phi <128 x i1> [ %v4, %b3 ], [ %v2, %b1 ]
|
|
tail call void asm sideeffect "if ($0) vmem($1) = $2;", "q,r,v,~{memory}"(<128 x i1> %v6, <32 x i32>* undef, <32 x i32> undef) #2
|
|
ret void
|
|
}
|
|
|
|
declare <128 x i1> @llvm.hexagon.V6.pred.scalar2.128B(i32) #1
|
|
declare <128 x i1> @llvm.hexagon.V6.pred.not.128B(<128 x i1>) #1
|
|
|
|
attributes #0 = { nounwind "target-cpu"="hexagonv60" "target-features"="+hvx,+hvx-length128b" }
|
|
attributes #1 = { nounwind readnone }
|
|
attributes #2 = { nounwind }
|
|
|