.. |
AsmParser
|
[MC] Fix memory leak when allocating MCInst with bump allocator
|
2020-08-03 16:08:26 -07:00 |
Disassembler
|
[MC] Fix memory leak when allocating MCInst with bump allocator
|
2020-08-03 16:08:26 -07:00 |
MCTargetDesc
|
[X86][MC][Target] Initial backend support a tune CPU to support -mtune
|
2020-08-14 15:31:50 -07:00 |
TargetInfo
|
|
|
BitTracker.cpp
|
Change the INLINEASM_BR MachineInstr to be a non-terminating instruction.
|
2020-07-01 12:51:50 -04:00 |
BitTracker.h
|
|
|
CMakeLists.txt
|
Move RDF from Hexagon to Codegen
|
2020-03-17 12:43:14 -07:00 |
Hexagon.h
|
|
|
Hexagon.td
|
[TableGen] Support combining AssemblerPredicates with ORs
|
2020-03-13 17:13:51 +00:00 |
HexagonArch.h
|
|
|
HexagonAsmPrinter.cpp
|
[MCStreamer] De-capitalize EmitValue EmitIntValue{,InHex}
|
2020-02-14 23:08:40 -08:00 |
HexagonAsmPrinter.h
|
|
|
HexagonBitSimplify.cpp
|
|
|
HexagonBitTracker.cpp
|
[Alignment][NFC] Transition to MachineFrameInfo::getObjectAlign()
|
2020-04-01 14:08:28 +00:00 |
HexagonBitTracker.h
|
|
|
HexagonBlockRanges.cpp
|
|
|
HexagonBlockRanges.h
|
|
|
HexagonBranchRelaxation.cpp
|
|
|
HexagonCallingConv.td
|
[Hexagon] Reducing minimum alignment requirement
|
2020-06-24 10:28:37 -05:00 |
HexagonCFGOptimizer.cpp
|
|
|
HexagonCommonGEP.cpp
|
Fix several places that were calling verifyFunction or verifyModule without checking the return value.
|
2020-05-18 13:28:46 -07:00 |
HexagonConstExtenders.cpp
|
|
|
HexagonConstPropagation.cpp
|
Change the INLINEASM_BR MachineInstr to be a non-terminating instruction.
|
2020-07-01 12:51:50 -04:00 |
HexagonCopyToCombine.cpp
|
[Pass] Ensure we don't include PassSupport.h or PassAnalysisSupport.h directly
|
2020-04-26 12:58:20 +01:00 |
HexagonDepArch.h
|
|
|
HexagonDepArch.td
|
[TableGen] Support combining AssemblerPredicates with ORs
|
2020-03-13 17:13:51 +00:00 |
HexagonDepDecoders.inc
|
|
|
HexagonDepIICHVX.td
|
|
|
HexagonDepIICScalar.td
|
|
|
HexagonDepInstrFormats.td
|
|
|
HexagonDepInstrInfo.td
|
|
|
HexagonDepITypes.h
|
|
|
HexagonDepITypes.td
|
|
|
HexagonDepMapAsm2Intrin.td
|
[TableGen] Drop deprecated leading # operation (NOP) and replace ## with #
|
2020-04-25 16:26:45 -07:00 |
HexagonDepMappings.td
|
|
|
HexagonDepMask.h
|
|
|
HexagonDepOperands.td
|
|
|
HexagonDepTimingClasses.h
|
|
|
HexagonEarlyIfConv.cpp
|
MachineBasicBlock::updateTerminator now requires an explicit layout successor.
|
2020-06-06 22:30:51 -04:00 |
HexagonExpandCondsets.cpp
|
|
|
HexagonFixupHwLoops.cpp
|
[Pass] Ensure we don't include PassSupport.h or PassAnalysisSupport.h directly
|
2020-04-26 12:58:20 +01:00 |
HexagonFrameLowering.cpp
|
[MC] Change MCCFIInstruction::createDefCfa to cfiDefCfa which does not negate Offset
|
2020-05-22 15:47:26 -07:00 |
HexagonFrameLowering.h
|
CodeGen: Use Register in TargetFrameLowering
|
2020-04-07 17:07:44 -04:00 |
HexagonGenExtract.cpp
|
Fix HexagonGenExtract return status
|
2020-07-13 20:41:59 +02:00 |
HexagonGenInsert.cpp
|
|
|
HexagonGenMux.cpp
|
|
|
HexagonGenPredicate.cpp
|
|
|
HexagonHardwareLoops.cpp
|
CodeGen: Convert some TII hooks to use Register
|
2020-04-03 14:52:54 -04:00 |
HexagonHazardRecognizer.cpp
|
|
|
HexagonHazardRecognizer.h
|
|
|
HexagonIICHVX.td
|
|
|
HexagonIICScalar.td
|
[llvm] NFC: Fix trivial typo in rst and td files
|
2020-04-23 14:26:32 +09:00 |
HexagonInstrFormats.td
|
[llvm] NFC: Fix trivial typo in rst and td files
|
2020-04-23 14:26:32 +09:00 |
HexagonInstrFormatsV60.td
|
|
|
HexagonInstrFormatsV65.td
|
[llvm] NFC: Fix trivial typo in rst and td files
|
2020-04-23 14:26:32 +09:00 |
HexagonInstrInfo.cpp
|
[Hexagon] Implement llvm.masked.load and llvm.masked.store for HVX
|
2020-08-26 13:10:22 -05:00 |
HexagonInstrInfo.h
|
[AMDGPU/MemOpsCluster] Let mem ops clustering logic also consider number of clustered bytes
|
2020-06-01 22:52:34 +05:30 |
HexagonIntrinsics.td
|
[TableGen] Drop deprecated leading # operation (NOP) and replace ## with #
|
2020-04-25 16:26:45 -07:00 |
HexagonIntrinsicsV5.td
|
|
|
HexagonIntrinsicsV60.td
|
[Hexagon] Change HVX vector predicate types from v512/1024i1 to v64/128i1
|
2020-02-19 14:14:56 -06:00 |
HexagonISelDAGToDAG.cpp
|
[Alignment][NFC] Use proper getter to retrieve alignment from ConstantInt and ConstantSDNode
|
2020-07-03 08:06:43 +00:00 |
HexagonISelDAGToDAG.h
|
[Alignment][NFC] Use proper getter to retrieve alignment from ConstantInt and ConstantSDNode
|
2020-07-03 08:06:43 +00:00 |
HexagonISelDAGToDAGHVX.cpp
|
[Hexagon] Change HVX vector predicate types from v512/1024i1 to v64/128i1
|
2020-02-19 14:14:56 -06:00 |
HexagonISelLowering.cpp
|
[Hexagon] Widen short vector stores to HVX vectors using masked stores
|
2020-08-27 09:25:08 -05:00 |
HexagonISelLowering.h
|
[Hexagon] Widen short vector stores to HVX vectors using masked stores
|
2020-08-27 09:25:08 -05:00 |
HexagonISelLoweringHVX.cpp
|
[Hexagon] Emit better 32-bit multiplication sequence for HVXv62+
|
2020-08-27 15:24:32 -05:00 |
HexagonLoopIdiomRecognition.cpp
|
[SCEV] Move ScalarEvolutionExpander.cpp to Transforms/Utils (NFC).
|
2020-05-20 10:53:40 +01:00 |
HexagonMachineFunctionInfo.cpp
|
|
|
HexagonMachineFunctionInfo.h
|
|
|
HexagonMachineScheduler.cpp
|
|
|
HexagonMachineScheduler.h
|
|
|
HexagonMapAsm2IntrinV62.gen.td
|
|
|
HexagonMapAsm2IntrinV65.gen.td
|
|
|
HexagonMCInstLower.cpp
|
[MC] Fix memory leak when allocating MCInst with bump allocator
|
2020-08-03 16:08:26 -07:00 |
HexagonNewValueJump.cpp
|
[Hexagon][NFC] Remove redundant condition
|
2020-07-01 09:04:26 +02:00 |
HexagonOperands.td
|
|
|
HexagonOptAddrMode.cpp
|
[RDF] Remove uses of RDFRegisters::normalize (deprecate)
|
2020-08-04 17:02:12 -05:00 |
HexagonOptimizeSZextends.cpp
|
|
|
HexagonPatterns.td
|
[Hexagon] Correct the order of operands when lowering funnel shift-left
|
2020-07-28 21:22:41 -05:00 |
HexagonPatternsHVX.td
|
[Hexagon] Implement llvm.masked.load and llvm.masked.store for HVX
|
2020-08-26 13:10:22 -05:00 |
HexagonPatternsV65.td
|
|
|
HexagonPeephole.cpp
|
[Pass] Ensure we don't include PassSupport.h or PassAnalysisSupport.h directly
|
2020-04-26 12:58:20 +01:00 |
HexagonPseudo.td
|
[TableGen] Drop deprecated leading # operation (NOP) and replace ## with #
|
2020-04-25 16:26:45 -07:00 |
HexagonRDFOpt.cpp
|
Move RDF from Hexagon to Codegen
|
2020-03-17 12:43:14 -07:00 |
HexagonRegisterInfo.cpp
|
CodeGen: Use Register in TargetFrameLowering
|
2020-04-07 17:07:44 -04:00 |
HexagonRegisterInfo.h
|
|
|
HexagonRegisterInfo.td
|
[Hexagon] Change HVX vector predicate types from v512/1024i1 to v64/128i1
|
2020-02-19 14:14:56 -06:00 |
HexagonSchedule.td
|
|
|
HexagonScheduleV5.td
|
|
|
HexagonScheduleV55.td
|
|
|
HexagonScheduleV60.td
|
|
|
HexagonScheduleV62.td
|
|
|
HexagonScheduleV65.td
|
|
|
HexagonScheduleV66.td
|
|
|
HexagonScheduleV67.td
|
|
|
HexagonScheduleV67T.td
|
|
|
HexagonSelectionDAGInfo.cpp
|
[Alignment][NFC] Migrate SelectionDAGTargetInfo::EmitTargetCodeForMemcpy to Align
|
2020-06-30 13:12:31 +00:00 |
HexagonSelectionDAGInfo.h
|
[Alignment][NFC] Migrate SelectionDAGTargetInfo::EmitTargetCodeForMemcpy to Align
|
2020-06-30 13:12:31 +00:00 |
HexagonSplitConst32AndConst64.cpp
|
|
|
HexagonSplitDouble.cpp
|
CodeGen: Convert some TII hooks to use Register
|
2020-04-03 14:52:54 -04:00 |
HexagonStoreWidening.cpp
|
[Alignment][NFC] Use Align version of getMachineMemOperand
|
2020-03-30 15:46:27 +00:00 |
HexagonSubtarget.cpp
|
[X86][MC][Target] Initial backend support a tune CPU to support -mtune
|
2020-08-14 15:31:50 -07:00 |
HexagonSubtarget.h
|
[X86][MC][Target] Initial backend support a tune CPU to support -mtune
|
2020-08-14 15:31:50 -07:00 |
HexagonTargetMachine.cpp
|
Temporairly revert "[SimplifyCFG][LoopRotate] SimplifyCFG: disable common instruction hoisting by default, enable late in pipeline"
|
2020-08-22 00:33:22 +03:00 |
HexagonTargetMachine.h
|
|
|
HexagonTargetObjectFile.cpp
|
TargetLoweringObjectFile.h - remove unnecessary includes. NFCI.
|
2020-05-19 09:28:13 +01:00 |
HexagonTargetObjectFile.h
|
TargetLoweringObjectFile.h - remove unnecessary includes. NFCI.
|
2020-05-19 09:28:13 +01:00 |
HexagonTargetStreamer.h
|
|
|
HexagonTargetTransformInfo.cpp
|
[Hexagon] Implement llvm.masked.load and llvm.masked.store for HVX
|
2020-08-26 13:10:22 -05:00 |
HexagonTargetTransformInfo.h
|
[Hexagon] Implement llvm.masked.load and llvm.masked.store for HVX
|
2020-08-26 13:10:22 -05:00 |
HexagonVectorLoopCarriedReuse.cpp
|
|
|
HexagonVectorPrint.cpp
|
|
|
HexagonVExtract.cpp
|
[Alignment][NFC] Migrate AArch64, ARM, Hexagon, MSP and NVPTX backends to Align
|
2020-06-30 07:56:17 +00:00 |
HexagonVLIWPacketizer.cpp
|
[Target] Fix typos. NFC
|
2020-05-22 14:40:43 +02:00 |
HexagonVLIWPacketizer.h
|
|
|
LLVMBuild.txt
|
|
|
RDFCopy.cpp
|
Move RDF from Hexagon to Codegen
|
2020-03-17 12:43:14 -07:00 |
RDFCopy.h
|
Move RDF from Hexagon to Codegen
|
2020-03-17 12:43:14 -07:00 |
RDFDeadCode.cpp
|
Move RDF from Hexagon to Codegen
|
2020-03-17 12:43:14 -07:00 |
RDFDeadCode.h
|
Move RDF from Hexagon to Codegen
|
2020-03-17 12:43:14 -07:00 |