mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-11-25 04:02:41 +01:00
1e3e36d597
Once MULHS was expanded, this exposed an issue where the condition register was thought to be 16-bit. This caused an attempt to copy a 16-bit register to an 8-bit register. Authored by Jake Goulding llvm-svn: 283634
23 lines
659 B
LLVM
23 lines
659 B
LLVM
; RUN: llc < %s -march=avr | FileCheck %s
|
|
|
|
define i1 @unsigned_multiplication_did_overflow(i8, i8) unnamed_addr {
|
|
; CHECK-LABEL: unsigned_multiplication_did_overflow:
|
|
entry-block:
|
|
%2 = tail call { i8, i1 } @llvm.umul.with.overflow.i8(i8 %0, i8 %1)
|
|
%3 = extractvalue { i8, i1 } %2, 1
|
|
ret i1 %3
|
|
|
|
; Multiply, return if the high byte is zero
|
|
;
|
|
; CHECK: mul r{{[0-9]+}}, r{{[0-9]+}}
|
|
; CHECK: mov [[HIGH:r[0-9]+]], r1
|
|
; CHECK: ldi [[RET:r[0-9]+]], 1
|
|
; CHECK: cpi {{.*}}[[HIGH]], 0
|
|
; CHECK: brne [[LABEL:LBB[_0-9]+]]
|
|
; CHECK: ldi {{.*}}[[RET]], 0
|
|
; CHECK: {{.*}}[[LABEL]]
|
|
; CHECK: ret
|
|
}
|
|
|
|
declare { i8, i1 } @llvm.umul.with.overflow.i8(i8, i8)
|