mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-11-25 20:23:11 +01:00
bbf5be9d55
This adds infrastructure to print and parse MIR MachineOperand comments. The motivation for the ARM backend is to print condition code names instead of magic constants that are difficult to read (for human beings). For example, instead of this: dead renamable $r2, $cpsr = tEOR killed renamable $r2, renamable $r1, 14, $noreg t2Bcc %bb.4, 0, killed $cpsr we now print this: dead renamable $r2, $cpsr = tEOR killed renamable $r2, renamable $r1, 14 /* CC::always */, $noreg t2Bcc %bb.4, 0 /* CC:eq */, killed $cpsr This shows that MachineOperand comments are enclosed between /* and */. In this example, the EOR instruction is not conditionally executed (i.e. it is "always executed"), which is encoded by the 14 immediate machine operand. Thus, now this machine operand has /* CC::always */ as a comment. The 0 on the next conditional branch instruction represents the equal condition code, thus now this operand has /* CC:eq */ as a comment. As it is a comment, the MI lexer/parser completely ignores it. The benefit is that this keeps the change in the lexer extremely minimal and no target specific parsing needs to be done. The changes on the MIPrinter side are also minimal, as there is only one target hooks that is used to create the machine operand comments. Differential Revision: https://reviews.llvm.org/D74306
47 lines
1.3 KiB
YAML
47 lines
1.3 KiB
YAML
# NOTE: Assertions have been autogenerated by utils/update_mir_test_checks.py
|
|
# RUN: llc -mtriple=thumbv7-apple-ios -run-pass=if-converter %s -o - | FileCheck %s
|
|
|
|
# Forked-diamond testcase with unanalyzable instructions in both the True and
|
|
# False BBs following the forked diamond.
|
|
|
|
---
|
|
name: foo
|
|
body: |
|
|
; CHECK-LABEL: name: foo
|
|
; CHECK: bb.0:
|
|
; CHECK: successors: %bb.2(0x20000000), %bb.1(0x60000000)
|
|
; CHECK: $sp = tADDspi $sp, 2, 1 /* CC::ne */, $cpsr
|
|
; CHECK: $sp = tADDspi $sp, 1, 0 /* CC::eq */, $cpsr, implicit $sp
|
|
; CHECK: t2Bcc %bb.2, 1 /* CC::ne */, $cpsr
|
|
; CHECK: bb.1:
|
|
; CHECK: $sp = tADDspi $sp, 4, 14 /* CC::al */, $noreg
|
|
; CHECK: tBX_RET 14 /* CC::al */, $noreg
|
|
; CHECK: bb.2:
|
|
; CHECK: $sp = tADDspi $sp, 3, 14 /* CC::al */, $noreg
|
|
; CHECK: tBX_RET 14 /* CC::al */, $noreg
|
|
bb.0:
|
|
tBcc %bb.2, 1, $cpsr
|
|
|
|
bb.1:
|
|
successors: %bb.3(0x20000000), %bb.4(0x60000000)
|
|
$sp = tADDspi $sp, 1, 14, _
|
|
tBcc %bb.3, 1, $cpsr
|
|
tB %bb.4, 14, $noreg
|
|
|
|
bb.2:
|
|
successors: %bb.3(0x20000000), %bb.4(0x60000000)
|
|
$sp = tADDspi $sp, 2, 14, _
|
|
tBcc %bb.3, 1, $cpsr
|
|
tB %bb.4, 14, $noreg
|
|
|
|
bb.3:
|
|
successors:
|
|
$sp = tADDspi $sp, 3, 14, _
|
|
tBX_RET 14, _
|
|
|
|
bb.4:
|
|
successors:
|
|
$sp = tADDspi $sp, 4, 14, _
|
|
tBX_RET 14, _
|
|
...
|