1
0
mirror of https://github.com/RPCS3/llvm-mirror.git synced 2024-11-23 03:02:36 +01:00
llvm-mirror/lib/CodeGen
Amara Emerson a56d446c69 [GlobalISel] Implement bit-test switch table optimization.
This is mostly a straight port from SelectionDAG. We re-use the actual bit-test
analysis part from SwitchLoweringUtils, which was factored out earlier to
support jump-tables.

Differential Revision: https://reviews.llvm.org/D85233
2020-08-12 11:31:39 -07:00
..
AsmPrinter [AIX][XCOFF] change the operand of branch instruction from symbol name to qualified symbol name for function declarations 2020-08-11 15:26:19 -04:00
GlobalISel [GlobalISel] Implement bit-test switch table optimization. 2020-08-12 11:31:39 -07:00
MIRParser [MIR] Speedup parsing of function with large number of basic blocks 2020-07-08 18:50:00 +03:00
SelectionDAG [SVE][CodeGen] Fix issues with EXTRACT_SUBVECTOR when using scalable FP vectors 2020-08-12 08:35:46 +01:00
AggressiveAntiDepBreaker.cpp AggressiveAntiDepBreaker.cpp - remove headers explicitly included in AggressiveAntiDepBreaker.h. NFC. 2020-05-16 15:00:56 +01:00
AggressiveAntiDepBreaker.h [AntidepBreaker] Move AntiDepBreaker to include folder. 2020-04-14 11:40:57 -07:00
AllocationOrder.cpp
AllocationOrder.h AllocationOrder.h - split MCRegisterInfo.h include. NFC. 2020-04-24 18:42:43 +01:00
Analysis.cpp [CodeGen] Enable tail call position check for speculatable functions 2020-06-03 10:37:45 -05:00
AtomicExpandPass.cpp Align store conditional address 2020-07-30 10:42:00 -05:00
BasicBlockSections.cpp [NFC] Rename BBSectionsPrepare -> BasicBlockSections. 2020-08-06 13:12:06 -07:00
BasicTargetTransformInfo.cpp
BranchFolding.cpp Change the INLINEASM_BR MachineInstr to be a non-terminating instruction. 2020-07-01 12:51:50 -04:00
BranchFolding.h [NFC] Clean up uses of MachineModuleInfoWrapperPass 2020-07-01 09:45:05 -07:00
BranchRelaxation.cpp MachineBasicBlock::updateTerminator now requires an explicit layout successor. 2020-06-06 22:30:51 -04:00
BreakFalseDeps.cpp [BreakFalseDeps][X86] Move operand loop out of X86's getUndefRegClearance and put in the pass. 2020-08-10 10:32:29 -07:00
BuiltinGCs.cpp
CalcSpillWeights.cpp [CalcSpillWeights] Propagate the fact that a live-interval is not spillable 2020-07-15 17:57:36 -07:00
CallingConvLower.cpp [Alignment][NFC] Deprecate dead code from CallingConvLower.h 2020-06-08 14:49:39 +00:00
CFGuardLongjmp.cpp Revert rG5dd566b7c7b78bd- "PassManager.h - remove unnecessary Function.h/Module.h includes. NFCI." 2020-07-24 13:02:33 +01:00
CFIInstrInserter.cpp Call Frame Information (CFI) Handling for Basic Block Sections 2020-07-14 12:54:12 -07:00
CMakeLists.txt Reland "Revert "[NewPM][CodeGen] Introduce machine pass and machine pass manager"" 2020-08-07 16:40:49 -07:00
CodeGen.cpp [NFC] Rename BBSectionsPrepare -> BasicBlockSections. 2020-08-06 13:12:06 -07:00
CodeGenPrepare.cpp Support addrspacecast initializers with isNoopAddrSpaceCast 2020-07-31 10:42:43 -04:00
CommandFlags.cpp Rename basic block sections options to be consistent. 2020-07-31 11:50:55 -07:00
CriticalAntiDepBreaker.cpp CriticalAntiDepBreaker.cpp - remove includes directly defined in CriticalAntiDepBreaker.h header. NFC. 2020-05-30 14:32:36 +01:00
CriticalAntiDepBreaker.h [AntidepBreaker] Move AntiDepBreaker to include folder. 2020-04-14 11:40:57 -07:00
DeadMachineInstructionElim.cpp
DetectDeadLanes.cpp
DFAPacketizer.cpp
DwarfEHPrepare.cpp [DwarfEHPrepare] Don't prune unreachable resumes at optnone 2020-05-23 20:58:01 +02:00
EarlyIfConversion.cpp DomTree: Remove getChildren() accessor 2020-07-06 21:58:11 +02:00
EdgeBundles.cpp CodeGen/EdgeBundles - move Twine.h include down into EdgeBundles.cpp. NFC. 2020-04-11 12:21:04 +01:00
ExecutionDomainFix.cpp
ExpandMemCmp.cpp TargetLowering.h - remove unnecessary TargetMachine.h include. NFC 2020-05-23 19:49:38 +01:00
ExpandPostRAPseudos.cpp
ExpandReductions.cpp [SVE] Remove calls to VectorType::getNumElements from CodeGen 2020-07-09 12:43:36 -07:00
FaultMaps.cpp
FEntryInserter.cpp
FinalizeISel.cpp
FixupStatepointCallerSaved.cpp [Alignment][NFC] Migrate MachineFrameInfo::CreateSpillStackObject to Align 2020-07-01 08:49:28 +00:00
FuncletLayout.cpp
GCMetadata.cpp
GCMetadataPrinter.cpp
GCRootLowering.cpp [NFC] Clean up uses of MachineModuleInfoWrapperPass 2020-07-01 09:45:05 -07:00
GCStrategy.cpp
GlobalMerge.cpp [Alignment][NFC] migrate DataLayout::getPreferredAlignment 2020-06-29 11:24:36 +00:00
HardwareLoops.cpp [HWLoops] Stop converting to a while loop when it would be unsafe to 2020-07-17 11:47:08 +01:00
IfConversion.cpp [NFC] Clean up uses of MachineModuleInfoWrapperPass 2020-07-01 09:45:05 -07:00
ImplicitNullChecks.cpp
IndirectBrExpandPass.cpp
InlineSpiller.cpp [Statepoints] Operand folding in presense of tied registers. 2020-08-05 20:18:28 +07:00
InterferenceCache.cpp
InterferenceCache.h Fix violations of [basic.class.scope]p2. 2020-06-01 22:03:05 -07:00
InterleavedAccessPass.cpp [SVE] Remove calls to VectorType::getNumElements from CodeGen 2020-07-09 12:43:36 -07:00
InterleavedLoadCombinePass.cpp [SVE] Remove calls to VectorType::getNumElements from CodeGen 2020-07-09 12:43:36 -07:00
IntrinsicLowering.cpp [FPEnv] Intrinsic llvm.roundeven 2020-05-26 19:24:58 +07:00
LatencyPriorityQueue.cpp
LazyMachineBlockFrequencyInfo.cpp
LexicalScopes.cpp [NFC] Fix quadratic LexicalScopes::constructScopeNest 2020-06-08 18:40:56 +01:00
LiveDebugValues.cpp RegAlloc: Start using Register 2020-06-30 12:13:08 -04:00
LiveDebugVariables.cpp RegAlloc: Start using Register 2020-06-30 12:13:08 -04:00
LiveDebugVariables.h RegAlloc: Start using Register 2020-06-30 12:13:08 -04:00
LiveInterval.cpp
LiveIntervalCalc.cpp LiveIntervalCalc - remove unnecessary includes. NFC. 2020-05-08 14:57:35 +01:00
LiveIntervals.cpp [llvm][NFC] Add comments and common-case API to MachineBlockFrequencyInfo 2020-07-23 08:42:34 -07:00
LiveIntervalUnion.cpp
LivePhysRegs.cpp
LiveRangeCalc.cpp Split LiveRangeCalc in LiveRangeCalc/LiveIntervalCalc. NFC 2020-04-10 11:26:21 -07:00
LiveRangeEdit.cpp RegAlloc: Start using Register 2020-06-30 12:13:08 -04:00
LiveRangeShrink.cpp [DebugInfo] Update MachineInstr to help support variadic DBG_VALUE instructions 2020-06-22 16:01:12 +01:00
LiveRangeUtils.h
LiveRegMatrix.cpp
LiveRegUnits.cpp
LiveStacks.cpp
LiveVariables.cpp [LiveVariables] Replace std::vector with SmallVector. 2020-07-16 11:39:54 -07:00
LLVMBuild.txt lib/CodeGen doesn't depend on lib/Passes. 2020-08-08 13:40:24 +02:00
LLVMTargetMachine.cpp [NFC] remove unneeded TargetLoweringObjectFile init after 85c30f3374d9 2020-07-20 10:43:28 -07:00
LocalStackSlotAllocation.cpp [SVE] Don't use LocalStackAllocation for SVE objects 2020-07-27 08:22:01 +01:00
LoopTraversal.cpp
LowerEmuTLS.cpp [Alignment][NFC] Transition and simplify calls to DL::getABITypeAlignment 2020-07-01 14:31:56 +00:00
LowLevelType.cpp [SVE] Remove calls to VectorType::getNumElements from CodeGen 2020-07-09 12:43:36 -07:00
MachineBasicBlock.cpp [Propeller]: Use a descriptive temporary symbol name for the end of the basic block. 2020-08-05 13:17:19 -07:00
MachineBlockFrequencyInfo.cpp [llvm][NFC] refactor setBlockFrequency for clarity. 2020-07-28 13:04:11 -07:00
MachineBlockPlacement.cpp [MBP] Use profile count to compute tail dup cost if it is available 2020-07-21 11:18:06 -07:00
MachineBranchProbabilityInfo.cpp
MachineCombiner.cpp [PowerPC] fma chain break to expose more ILP 2020-06-15 00:00:04 -04:00
MachineCopyPropagation.cpp [MachineCopyPropagation] BackwardPropagatableCopy: add check for hasOverlappingMultipleDef 2020-07-29 16:21:01 +01:00
MachineCSE.cpp DomTree: Remove getChildren() accessor 2020-07-06 21:58:11 +02:00
MachineDebugify.cpp [MachineDebugify] Insert synthetic DBG_VALUE instructions 2020-04-22 17:03:39 -07:00
MachineDominanceFrontier.cpp
MachineDominators.cpp
MachineFrameInfo.cpp Revert accidentally landed patch citing o build errors 2020-06-28 11:52:33 +00:00
MachineFunction.cpp [MachineVerifier] Add TiedOpsRewritten flag to fix verify two-address error 2020-06-09 07:39:42 +00:00
MachineFunctionPass.cpp
MachineFunctionPrinterPass.cpp
MachineInstr.cpp [ScheduleDAG] Move DBG_VALUEs after first term forward. 2020-07-17 10:27:43 +01:00
MachineInstrBundle.cpp CodeGen: Use Register in MachineInstrBuilder 2020-04-08 17:03:53 -04:00
MachineLICM.cpp DomTree: Remove getChildren() accessor 2020-07-06 21:58:11 +02:00
MachineLoopInfo.cpp Revert "Include static prof data when collecting loop BBs" 2020-03-24 09:41:16 -07:00
MachineLoopUtils.cpp [CodeGen] Fix a simple FIXME. NFC. 2020-04-09 10:54:03 +01:00
MachineModuleInfo.cpp Fix the move constructor of MMI to move MachineFunctions map 2020-07-27 14:10:05 -07:00
MachineModuleInfoImpls.cpp
MachineOperand.cpp [llc] (almost) remove --print-machineinstrs 2020-07-20 10:43:28 -07:00
MachineOptimizationRemarkEmitter.cpp
MachineOutliner.cpp [Outliner] Set nounwind for outlined functions 2020-07-01 17:18:34 +01:00
MachinePassManager.cpp Reland "Revert "[NewPM][CodeGen] Introduce machine pass and machine pass manager"" 2020-08-07 16:40:49 -07:00
MachinePipeliner.cpp [NFC] Remove unused GetUnderlyingObject paramenter 2020-07-31 02:10:03 -07:00
MachinePostDominators.cpp
MachineRegionInfo.cpp
MachineRegisterInfo.cpp [DebugInfo] Update MachineInstr to help support variadic DBG_VALUE instructions 2020-06-22 16:01:12 +01:00
MachineScheduler.cpp [NFC] Add the stats for load/store cluster 2020-08-07 07:09:48 +00:00
MachineSink.cpp [llvm][NFC] refactor setBlockFrequency for clarity. 2020-07-28 13:04:11 -07:00
MachineSizeOpts.cpp Revert rG5dd566b7c7b78bd- "PassManager.h - remove unnecessary Function.h/Module.h includes. NFCI." 2020-07-24 13:02:33 +01:00
MachineSSAUpdater.cpp CodeGen: Use Register in MachineSSAUpdater 2020-04-08 14:29:01 -04:00
MachineStripDebug.cpp Don't accidentally create MachineFunctions in mir-debugify/mir-strip-debugify 2020-04-17 14:28:41 -07:00
MachineTraceMetrics.cpp
MachineVerifier.cpp NFC. Constify MachineVerifier::verify parameter 2020-08-11 11:59:45 -07:00
MacroFusion.cpp
MBFIWrapper.cpp
MIRCanonicalizerPass.cpp
MIRNamerPass.cpp
MIRPrinter.cpp MachineBasicBlock: add printName method 2020-07-24 18:18:09 +02:00
MIRPrintingPass.cpp
MIRVRegNamerUtils.cpp [llvm][MIRVRegNamer] Avoid collisions across jump table indices. 2020-04-22 14:58:44 -04:00
MIRVRegNamerUtils.h MIRVRegNamerUtils.h - remove unnecessary includes. NFC. 2020-04-20 15:59:39 +01:00
ModuloSchedule.cpp [ModuloSchedule] Make PeelingModuloScheduleExpander inheritable. 2020-06-30 15:56:13 -07:00
NonRelocatableStringpool.cpp
OptimizePHIs.cpp
ParallelCG.cpp
PatchableFunction.cpp
PeepholeOptimizer.cpp PeepholeOptimizer: Use Register 2020-08-10 08:49:36 -04:00
PHIElimination.cpp [PHIElimination] Fix the killed flag for LowerPHINode() 2020-07-30 08:18:50 +00:00
PHIEliminationUtils.cpp Change the INLINEASM_BR MachineInstr to be a non-terminating instruction. 2020-07-01 12:51:50 -04:00
PHIEliminationUtils.h
PostRAHazardRecognizer.cpp
PostRASchedulerList.cpp [AntidepBreaker] Move AntiDepBreaker to include folder. 2020-04-14 11:40:57 -07:00
PreISelIntrinsicLowering.cpp [IR] Replace all uses of CallBase::getCalledValue() with getCalledOperand(). 2020-04-27 22:17:03 -07:00
ProcessImplicitDefs.cpp
PrologEpilogInserter.cpp [DebugInfo] Update MachineInstr to help support variadic DBG_VALUE instructions 2020-06-22 16:01:12 +01:00
PseudoSourceValue.cpp Revert rG5c4b4a62256876 "PseudoSourceValue.h - reduce GlobalValue.h include to forward declaration. NFC." 2020-04-29 16:12:19 +01:00
RDFGraph.cpp [RDF] Really remove remaining uses of PhysicalRegisterInfo::normalize 2020-08-04 18:23:38 -05:00
RDFLiveness.cpp [RDF] Use hash-based containers, cache extra information 2020-08-04 18:36:49 -05:00
RDFRegisters.cpp [RDF] Add operator<<(raw_ostream&, RegisterAggr), NFC 2020-08-04 18:40:07 -05:00
ReachingDefAnalysis.cpp [RDA] Fix DBG_VALUE issues 2020-08-11 09:03:09 +01:00
README.txt
RegAllocBase.cpp Revert rG5dd566b7c7b78bd- "PassManager.h - remove unnecessary Function.h/Module.h includes. NFCI." 2020-07-24 13:02:33 +01:00
RegAllocBase.h RegAlloc: Start using Register 2020-06-30 12:13:08 -04:00
RegAllocBasic.cpp RegAlloc: Start using Register 2020-06-30 12:13:08 -04:00
RegAllocFast.cpp [DebugInfo] Update MachineInstr to help support variadic DBG_VALUE instructions 2020-06-22 16:01:12 +01:00
RegAllocGreedy.cpp RegAllocGreedy: Use TargetInstrInfo already in the class 2020-07-01 18:58:59 -04:00
RegAllocPBQP.cpp [llvm][NFC] Add comments and common-case API to MachineBlockFrequencyInfo 2020-07-23 08:42:34 -07:00
RegisterClassInfo.cpp
RegisterCoalescer.cpp Change the INLINEASM_BR MachineInstr to be a non-terminating instruction. 2020-07-01 12:51:50 -04:00
RegisterCoalescer.h
RegisterPressure.cpp [MachineBasicBlock] Add helpers for skipping debug instructions [1/14] 2020-04-22 17:03:39 -07:00
RegisterScavenging.cpp [Alignment][NFC] Transition to MachineFrameInfo::getObjectAlign() 2020-04-01 14:08:28 +00:00
RegisterUsageInfo.cpp
RegUsageInfoCollector.cpp
RegUsageInfoPropagate.cpp [Pass] Ensure we don't include PassSupport.h or PassAnalysisSupport.h directly 2020-04-26 12:58:20 +01:00
RenameIndependentSubregs.cpp
ResetMachineFunctionPass.cpp
SafeStack.cpp [StackSafety] Add "Must Live" logic 2020-06-18 16:53:37 -07:00
SafeStackLayout.cpp [SafeStack,NFC] Fix names after files move 2020-06-17 01:08:40 -07:00
SafeStackLayout.h [SafeStack,NFC] Fix names after files move 2020-06-17 01:08:40 -07:00
ScalarizeMaskedMemIntrin.cpp [ScalarizeMaskedMemIntrin] Scalarize constant mask expandload as shuffle(build_vector,pass_through) 2020-08-10 11:05:57 +01:00
ScheduleDAG.cpp [ScheduleDAG] Avoid unnecessary recomputation of topological order. 2020-05-31 11:04:35 +01:00
ScheduleDAGInstrs.cpp [NFC] Remove unused GetUnderlyingObject paramenter 2020-07-31 02:10:03 -07:00
ScheduleDAGPrinter.cpp
ScoreboardHazardRecognizer.cpp
ShadowStackGCLowering.cpp
ShrinkWrap.cpp Change the INLINEASM_BR MachineInstr to be a non-terminating instruction. 2020-07-01 12:51:50 -04:00
SjLjEHPrepare.cpp StoreInst should store Align, not MaybeAlign 2020-05-15 12:26:58 -07:00
SlotIndexes.cpp [LiveIntervals] Replace handleMoveIntoBundle 2020-04-16 19:58:19 +09:00
SpillPlacement.cpp
SpillPlacement.h
SplitKit.cpp Change the INLINEASM_BR MachineInstr to be a non-terminating instruction. 2020-07-01 12:51:50 -04:00
SplitKit.h Change the INLINEASM_BR MachineInstr to be a non-terminating instruction. 2020-07-01 12:51:50 -04:00
StackColoring.cpp [NFC] Remove unused GetUnderlyingObject paramenter 2020-07-31 02:10:03 -07:00
StackMapLivenessAnalysis.cpp
StackMaps.cpp [llvm-readobj/elf] - Add a testing for --stackmap and refine the implementation. 2020-08-05 13:09:04 +03:00
StackProtector.cpp [StackProtector] Speed up RequiresStackProtector 2020-07-27 10:07:47 -07:00
StackSlotColoring.cpp [Alignment][NFC] Transition to MachineFrameInfo::getObjectAlign() 2020-04-01 14:08:28 +00:00
SwiftErrorValueTracking.cpp [CallSite removal][CodeGen] Use CallBase instead of ImmutableCallSite in SwiftErrorValueTracking. NFC 2020-04-13 00:19:27 -07:00
SwitchLoweringUtils.cpp TargetLowering.h - remove unnecessary TargetMachine.h include. NFC 2020-05-23 19:49:38 +01:00
TailDuplication.cpp
TailDuplicator.cpp Change the INLINEASM_BR MachineInstr to be a non-terminating instruction. 2020-07-01 12:51:50 -04:00
TargetFrameLoweringImpl.cpp TargetFrameLowering.h - remove unnecessary includes. NFC. 2020-06-03 11:12:42 +01:00
TargetInstrInfo.cpp [Statepoints] Operand folding in presense of tied registers. 2020-08-05 20:18:28 +07:00
TargetLoweringBase.cpp [Intrinsic] Add sshl.sat/ushl.sat, saturated shift intrinsics. 2020-08-07 15:09:24 +02:00
TargetLoweringObjectFileImpl.cpp [AIX][XCOFF] change the operand of branch instruction from symbol name to qualified symbol name for function declarations 2020-08-11 15:26:19 -04:00
TargetOptionsImpl.cpp [DWARF] Avoid entry_values production for SCE 2020-07-24 13:34:05 +02:00
TargetPassConfig.cpp [NFC] Rename BBSectionsPrepare -> BasicBlockSections. 2020-08-06 13:12:06 -07:00
TargetRegisterInfo.cpp CodeGen: More conversions to use Register 2020-04-07 18:54:36 -04:00
TargetSchedule.cpp
TargetSubtargetInfo.cpp
TwoAddressInstructionPass.cpp Remove TwoAddressInstructionPass::sink3AddrInstruction. 2020-07-16 10:02:52 -04:00
TypePromotion.cpp TargetLowering.h - remove unnecessary TargetMachine.h include. NFC 2020-05-23 19:49:38 +01:00
UnreachableBlockElim.cpp [NFC] Clean up uses of MachineModuleInfoWrapperPass 2020-07-01 09:45:05 -07:00
ValueTypes.cpp [MVT] Fix getTypeForEVT for v64f16 and v128f16 2020-07-22 14:27:08 -07:00
VirtRegMap.cpp Unbundle KILL bundles in VirtRegRewriter 2020-08-10 11:58:37 -07:00
WasmEHPrepare.cpp [IR] Replace all uses of CallBase::getCalledValue() with getCalledOperand(). 2020-04-27 22:17:03 -07:00
WinEHPrepare.cpp Revert rG5dd566b7c7b78bd- "PassManager.h - remove unnecessary Function.h/Module.h includes. NFCI." 2020-07-24 13:02:33 +01:00
XRayInstrumentation.cpp

//===---------------------------------------------------------------------===//

Common register allocation / spilling problem:

        mul lr, r4, lr
        str lr, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        ldr r4, [sp, #+52]
        mla r4, r3, lr, r4

can be:

        mul lr, r4, lr
        mov r4, lr
        str lr, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        mla r4, r3, lr, r4

and then "merge" mul and mov:

        mul r4, r4, lr
        str r4, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        mla r4, r3, lr, r4

It also increase the likelihood the store may become dead.

//===---------------------------------------------------------------------===//

bb27 ...
        ...
        %reg1037 = ADDri %reg1039, 1
        %reg1038 = ADDrs %reg1032, %reg1039, %noreg, 10
    Successors according to CFG: 0x8b03bf0 (#5)

bb76 (0x8b03bf0, LLVM BB @0x8b032d0, ID#5):
    Predecessors according to CFG: 0x8b0c5f0 (#3) 0x8b0a7c0 (#4)
        %reg1039 = PHI %reg1070, mbb<bb76.outer,0x8b0c5f0>, %reg1037, mbb<bb27,0x8b0a7c0>

Note ADDri is not a two-address instruction. However, its result %reg1037 is an
operand of the PHI node in bb76 and its operand %reg1039 is the result of the
PHI node. We should treat it as a two-address code and make sure the ADDri is
scheduled after any node that reads %reg1039.

//===---------------------------------------------------------------------===//

Use local info (i.e. register scavenger) to assign it a free register to allow
reuse:
        ldr r3, [sp, #+4]
        add r3, r3, #3
        ldr r2, [sp, #+8]
        add r2, r2, #2
        ldr r1, [sp, #+4]  <==
        add r1, r1, #1
        ldr r0, [sp, #+4]
        add r0, r0, #2

//===---------------------------------------------------------------------===//

LLVM aggressively lift CSE out of loop. Sometimes this can be negative side-
effects:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
load [i + R1]
...
load [i + R2]
...
load [i + R3]

Suppose there is high register pressure, R1, R2, R3, can be spilled. We need
to implement proper re-materialization to handle this:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
R1 = X + 4  @ re-materialized
load [i + R1]
...
R2 = X + 7 @ re-materialized
load [i + R2]
...
R3 = X + 15 @ re-materialized
load [i + R3]

Furthermore, with re-association, we can enable sharing:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
T = i + X
load [T + 4]
...
load [T + 7]
...
load [T + 15]
//===---------------------------------------------------------------------===//

It's not always a good idea to choose rematerialization over spilling. If all
the load / store instructions would be folded then spilling is cheaper because
it won't require new live intervals / registers. See 2003-05-31-LongShifts for
an example.

//===---------------------------------------------------------------------===//

With a copying garbage collector, derived pointers must not be retained across
collector safe points; the collector could move the objects and invalidate the
derived pointer. This is bad enough in the first place, but safe points can
crop up unpredictably. Consider:

        %array = load { i32, [0 x %obj] }** %array_addr
        %nth_el = getelementptr { i32, [0 x %obj] }* %array, i32 0, i32 %n
        %old = load %obj** %nth_el
        %z = div i64 %x, %y
        store %obj* %new, %obj** %nth_el

If the i64 division is lowered to a libcall, then a safe point will (must)
appear for the call site. If a collection occurs, %array and %nth_el no longer
point into the correct object.

The fix for this is to copy address calculations so that dependent pointers
are never live across safe point boundaries. But the loads cannot be copied
like this if there was an intervening store, so may be hard to get right.

Only a concurrent mutator can trigger a collection at the libcall safe point.
So single-threaded programs do not have this requirement, even with a copying
collector. Still, LLVM optimizations would probably undo a front-end's careful
work.

//===---------------------------------------------------------------------===//

The ocaml frametable structure supports liveness information. It would be good
to support it.

//===---------------------------------------------------------------------===//

The FIXME in ComputeCommonTailLength in BranchFolding.cpp needs to be
revisited. The check is there to work around a misuse of directives in inline
assembly.

//===---------------------------------------------------------------------===//

It would be good to detect collector/target compatibility instead of silently
doing the wrong thing.

//===---------------------------------------------------------------------===//

It would be really nice to be able to write patterns in .td files for copies,
which would eliminate a bunch of explicit predicates on them (e.g. no side
effects).  Once this is in place, it would be even better to have tblgen
synthesize the various copy insertion/inspection methods in TargetInstrInfo.

//===---------------------------------------------------------------------===//

Stack coloring improvements:

1. Do proper LiveStacks analysis on all stack objects including those which are
   not spill slots.
2. Reorder objects to fill in gaps between objects.
   e.g. 4, 1, <gap>, 4, 1, 1, 1, <gap>, 4 => 4, 1, 1, 1, 1, 4, 4

//===---------------------------------------------------------------------===//

The scheduler should be able to sort nearby instructions by their address. For
example, in an expanded memset sequence it's not uncommon to see code like this:

  movl $0, 4(%rdi)
  movl $0, 8(%rdi)
  movl $0, 12(%rdi)
  movl $0, 0(%rdi)

Each of the stores is independent, and the scheduler is currently making an
arbitrary decision about the order.

//===---------------------------------------------------------------------===//

Another opportunitiy in this code is that the $0 could be moved to a register:

  movl $0, 4(%rdi)
  movl $0, 8(%rdi)
  movl $0, 12(%rdi)
  movl $0, 0(%rdi)

This would save substantial code size, especially for longer sequences like
this. It would be easy to have a rule telling isel to avoid matching MOV32mi
if the immediate has more than some fixed number of uses. It's more involved
to teach the register allocator how to do late folding to recover from
excessive register pressure.