mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-11-26 04:32:44 +01:00
90e010bd3c
This patch combines some cases of ARMISD::CMOV for integers that arise in comparisons of the form a != b ? x : 0 a == b ? 0 : x and that currently (e.g. in Thumb1) are emitted as branches. Differential Revision: https://reviews.llvm.org/D34515 llvm-svn: 325323
94 lines
2.1 KiB
LLVM
94 lines
2.1 KiB
LLVM
; RUN: llc -mtriple=thumb-eabi -mcpu=arm1156t2-s -mattr=+thumb2 %s -o - | FileCheck %s
|
|
|
|
; These tests could be improved by 'movs r0, #0' being rematerialized below the
|
|
; test as 'mov.w r0, #0'.
|
|
|
|
define i32 @f1(i32 %a, i32 %b) {
|
|
%nb = sub i32 0, %b
|
|
%tmp = icmp ne i32 %a, %nb
|
|
%ret = select i1 %tmp, i32 42, i32 24
|
|
ret i32 %ret
|
|
}
|
|
; CHECK-LABEL: f1:
|
|
; CHECK: cmn {{.*}}, r1
|
|
|
|
define i32 @f2(i32 %a, i32 %b) {
|
|
%nb = sub i32 0, %b
|
|
%tmp = icmp ne i32 %nb, %a
|
|
%ret = select i1 %tmp, i32 42, i32 24
|
|
ret i32 %ret
|
|
}
|
|
; CHECK-LABEL: f2:
|
|
; CHECK: cmn {{.*}}, r1
|
|
|
|
define i32 @f3(i32 %a, i32 %b) {
|
|
%nb = sub i32 0, %b
|
|
%tmp = icmp eq i32 %a, %nb
|
|
%ret = select i1 %tmp, i32 42, i32 24
|
|
ret i32 %ret
|
|
}
|
|
; CHECK-LABEL: f3:
|
|
; CHECK: cmn {{.*}}, r1
|
|
|
|
define i32 @f4(i32 %a, i32 %b) {
|
|
%nb = sub i32 0, %b
|
|
%tmp = icmp eq i32 %nb, %a
|
|
%ret = select i1 %tmp, i32 42, i32 24
|
|
ret i32 %ret
|
|
}
|
|
; CHECK-LABEL: f4:
|
|
; CHECK: cmn {{.*}}, r1
|
|
|
|
define i32 @f5(i32 %a, i32 %b) {
|
|
%tmp = shl i32 %b, 5
|
|
%nb = sub i32 0, %tmp
|
|
%tmp1 = icmp eq i32 %nb, %a
|
|
%ret = select i1 %tmp1, i32 42, i32 24
|
|
ret i32 %ret
|
|
}
|
|
; CHECK-LABEL: f5:
|
|
; CHECK: cmn.w {{.*}}, r1, lsl #5
|
|
|
|
define i32 @f6(i32 %a, i32 %b) {
|
|
%tmp = lshr i32 %b, 6
|
|
%nb = sub i32 0, %tmp
|
|
%tmp1 = icmp ne i32 %nb, %a
|
|
%ret = select i1 %tmp1, i32 42, i32 24
|
|
ret i32 %ret
|
|
}
|
|
; CHECK-LABEL: f6:
|
|
; CHECK: cmn.w {{.*}}, r1, lsr #6
|
|
|
|
define i32 @f7(i32 %a, i32 %b) {
|
|
%tmp = ashr i32 %b, 7
|
|
%nb = sub i32 0, %tmp
|
|
%tmp1 = icmp eq i32 %a, %nb
|
|
%ret = select i1 %tmp1, i32 42, i32 24
|
|
ret i32 %ret
|
|
}
|
|
; CHECK-LABEL: f7:
|
|
; CHECK: cmn.w {{.*}}, r1, asr #7
|
|
|
|
define i32 @f8(i32 %a, i32 %b) {
|
|
%l8 = shl i32 %a, 24
|
|
%r8 = lshr i32 %a, 8
|
|
%tmp = or i32 %l8, %r8
|
|
%nb = sub i32 0, %tmp
|
|
%tmp1 = icmp ne i32 %a, %nb
|
|
%ret = select i1 %tmp1, i32 42, i32 24
|
|
ret i32 %ret
|
|
}
|
|
; CHECK-LABEL: f8:
|
|
; CHECK: cmn.w {{.*}}, {{.*}}, ror #8
|
|
|
|
|
|
define void @f9(i32 %a, i32 %b) nounwind optsize {
|
|
tail call void asm sideeffect "cmn.w r0, r1", ""() nounwind, !srcloc !0
|
|
ret void
|
|
}
|
|
|
|
!0 = !{i32 81}
|
|
|
|
; CHECK-LABEL: f9:
|
|
; CHECK: cmn.w r0, r1
|