1
0
mirror of https://github.com/RPCS3/llvm-mirror.git synced 2025-01-31 20:51:52 +01:00
Ayke van Laethem 67c9ef4b49 [AVR] Fix lifeness issues in the AVR backend
This patch is a large number of small changes that should hopefully not
affect the generated machine code but are still important to get right
so that the machine verifier won't complain about them.

The llvm/test/CodeGen/AVR/pseudo/*.mir changes are also necessary
because without the liveins the used registers are considered undefined
by the machine verifier and it will complain about them.

Differential Revision: https://reviews.llvm.org/D97172
2021-03-04 14:04:39 +01:00

26 lines
481 B
YAML

# RUN: llc -O0 -run-pass=avr-expand-pseudo %s -o - | FileCheck %s
# This test checks the expansion of the 16-bit STSWRdK pseudo instruction.
--- |
target triple = "avr--"
define void @test_stwptrrr() {
entry:
ret void
}
...
---
name: test_stwptrrr
body: |
bb.0.entry:
liveins: $r31r30, $r17r16
; CHECK-LABEL: test_stwptrrr
; CHECK: STPtrRr $r31r30, $r16
; CHECK-NEXT: STDPtrQRr $r31r30, 1, $r17
STWPtrRr $r31r30, $r17r16
...