2004-07-23 19:56:30 +02:00
|
|
|
//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
|
2003-11-20 04:32:25 +01:00
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file was developed by the LLVM research group and is distributed under
|
|
|
|
// the University of Illinois Open Source License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// This file implements the LiveInterval analysis pass which is used
|
|
|
|
// by the Linear Scan Register allocator. This pass linearizes the
|
|
|
|
// basic blocks of the function in DFS order and uses the
|
|
|
|
// LiveVariables pass to conservatively compute live intervals for
|
|
|
|
// each virtual and physical register.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#define DEBUG_TYPE "liveintervals"
|
2005-09-21 06:19:09 +02:00
|
|
|
#include "llvm/CodeGen/LiveIntervalAnalysis.h"
|
2004-09-03 20:25:53 +02:00
|
|
|
#include "VirtRegMap.h"
|
2004-05-01 23:24:39 +02:00
|
|
|
#include "llvm/Value.h"
|
2003-12-21 21:19:10 +01:00
|
|
|
#include "llvm/Analysis/LoopInfo.h"
|
2003-11-20 04:32:25 +01:00
|
|
|
#include "llvm/CodeGen/LiveVariables.h"
|
|
|
|
#include "llvm/CodeGen/MachineFrameInfo.h"
|
|
|
|
#include "llvm/CodeGen/MachineInstr.h"
|
|
|
|
#include "llvm/CodeGen/Passes.h"
|
|
|
|
#include "llvm/CodeGen/SSARegMap.h"
|
|
|
|
#include "llvm/Target/MRegisterInfo.h"
|
|
|
|
#include "llvm/Target/TargetInstrInfo.h"
|
|
|
|
#include "llvm/Target/TargetMachine.h"
|
2004-09-02 00:55:40 +02:00
|
|
|
#include "llvm/Support/CommandLine.h"
|
|
|
|
#include "llvm/Support/Debug.h"
|
|
|
|
#include "llvm/ADT/Statistic.h"
|
|
|
|
#include "llvm/ADT/STLExtras.h"
|
2004-09-03 20:19:51 +02:00
|
|
|
#include <algorithm>
|
2006-12-02 03:22:01 +01:00
|
|
|
#include <cmath>
|
2003-11-20 04:32:25 +01:00
|
|
|
using namespace llvm;
|
|
|
|
|
2007-08-16 09:24:22 +02:00
|
|
|
namespace {
|
|
|
|
// Hidden options for help debugging.
|
|
|
|
cl::opt<bool> DisableReMat("disable-rematerialization",
|
|
|
|
cl::init(false), cl::Hidden);
|
|
|
|
}
|
|
|
|
|
2006-12-19 23:41:21 +01:00
|
|
|
STATISTIC(numIntervals, "Number of original intervals");
|
|
|
|
STATISTIC(numIntervalsAfter, "Number of intervals after coalescing");
|
|
|
|
STATISTIC(numFolded , "Number of loads/stores folded into instructions");
|
|
|
|
|
2007-05-03 03:11:54 +02:00
|
|
|
char LiveIntervals::ID = 0;
|
2003-11-20 04:32:25 +01:00
|
|
|
namespace {
|
2006-08-28 00:30:17 +02:00
|
|
|
RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
|
2006-05-24 19:04:05 +02:00
|
|
|
}
|
2003-11-20 04:32:25 +01:00
|
|
|
|
2006-08-25 00:43:55 +02:00
|
|
|
void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
|
2007-06-08 19:18:56 +02:00
|
|
|
AU.addPreserved<LiveVariables>();
|
2004-08-04 11:46:26 +02:00
|
|
|
AU.addRequired<LiveVariables>();
|
|
|
|
AU.addPreservedID(PHIEliminationID);
|
|
|
|
AU.addRequiredID(PHIEliminationID);
|
|
|
|
AU.addRequiredID(TwoAddressInstructionPassID);
|
|
|
|
AU.addRequired<LoopInfo>();
|
|
|
|
MachineFunctionPass::getAnalysisUsage(AU);
|
2003-11-20 04:32:25 +01:00
|
|
|
}
|
|
|
|
|
2006-08-25 00:43:55 +02:00
|
|
|
void LiveIntervals::releaseMemory() {
|
2004-08-04 11:46:26 +02:00
|
|
|
mi2iMap_.clear();
|
|
|
|
i2miMap_.clear();
|
|
|
|
r2iMap_.clear();
|
2007-09-06 03:07:24 +02:00
|
|
|
// Release VNInfo memroy regions after all VNInfo objects are dtor'd.
|
|
|
|
VNInfoAllocator.Reset();
|
2007-08-14 01:45:17 +02:00
|
|
|
for (unsigned i = 0, e = ClonedMIs.size(); i != e; ++i)
|
|
|
|
delete ClonedMIs[i];
|
2006-05-11 09:29:24 +02:00
|
|
|
}
|
|
|
|
|
2003-11-20 04:32:25 +01:00
|
|
|
/// runOnMachineFunction - Register allocate the whole function
|
|
|
|
///
|
|
|
|
bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
|
2004-08-04 11:46:26 +02:00
|
|
|
mf_ = &fn;
|
|
|
|
tm_ = &fn.getTarget();
|
|
|
|
mri_ = tm_->getRegisterInfo();
|
Allow the live interval analysis pass to be a bit more aggressive about
numbering values in live ranges for physical registers.
The alpha backend currently generates code that looks like this:
vreg = preg
...
preg = vreg
use preg
...
preg = vreg
use preg
etc. Because vreg contains the value of preg coming in, each of the
copies back into preg contain that initial value as well.
In the case of the Alpha, this allows this testcase:
void "foo"(int %blah) {
store int 5, int *%MyVar
store int 12, int* %MyVar2
ret void
}
to compile to:
foo:
ldgp $29, 0($27)
ldiq $0,5
stl $0,MyVar
ldiq $0,12
stl $0,MyVar2
ret $31,($26),1
instead of:
foo:
ldgp $29, 0($27)
bis $29,$29,$0
ldiq $1,5
bis $0,$0,$29
stl $1,MyVar
ldiq $1,12
bis $0,$0,$29
stl $1,MyVar2
ret $31,($26),1
This does not seem to have any noticable effect on X86 code.
This fixes PR535.
llvm-svn: 20536
2005-03-10 00:05:19 +01:00
|
|
|
tii_ = tm_->getInstrInfo();
|
2004-08-04 11:46:26 +02:00
|
|
|
lv_ = &getAnalysis<LiveVariables>();
|
2007-04-17 22:32:26 +02:00
|
|
|
allocatableRegs_ = mri_->getAllocatableSet(fn);
|
2004-08-04 11:46:26 +02:00
|
|
|
|
2006-09-15 05:57:23 +02:00
|
|
|
// Number MachineInstrs and MachineBasicBlocks.
|
|
|
|
// Initialize MBB indexes to a sentinal.
|
2007-08-14 01:45:17 +02:00
|
|
|
MBB2IdxMap.resize(mf_->getNumBlockIDs(), std::make_pair(~0U,~0U));
|
2006-09-15 05:57:23 +02:00
|
|
|
|
|
|
|
unsigned MIIndex = 0;
|
|
|
|
for (MachineFunction::iterator MBB = mf_->begin(), E = mf_->end();
|
|
|
|
MBB != E; ++MBB) {
|
2007-08-14 01:45:17 +02:00
|
|
|
unsigned StartIdx = MIIndex;
|
2007-02-13 02:30:55 +01:00
|
|
|
|
2006-09-15 05:57:23 +02:00
|
|
|
for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
|
|
|
|
I != E; ++I) {
|
|
|
|
bool inserted = mi2iMap_.insert(std::make_pair(I, MIIndex)).second;
|
2004-08-04 11:46:26 +02:00
|
|
|
assert(inserted && "multiple MachineInstr -> index mappings");
|
2006-09-15 05:57:23 +02:00
|
|
|
i2miMap_.push_back(I);
|
|
|
|
MIIndex += InstrSlots::NUM;
|
2004-08-04 11:46:26 +02:00
|
|
|
}
|
2007-08-14 01:45:17 +02:00
|
|
|
|
|
|
|
// Set the MBB2IdxMap entry for this MBB.
|
|
|
|
MBB2IdxMap[MBB->getNumber()] = std::make_pair(StartIdx, MIIndex - 1);
|
2006-09-15 05:57:23 +02:00
|
|
|
}
|
2003-11-20 04:32:25 +01:00
|
|
|
|
2004-08-04 11:46:26 +02:00
|
|
|
computeIntervals();
|
2003-11-20 04:32:25 +01:00
|
|
|
|
2004-08-04 11:46:26 +02:00
|
|
|
numIntervals += getNumIntervals();
|
2004-02-15 11:24:21 +01:00
|
|
|
|
2006-11-29 01:39:47 +01:00
|
|
|
DOUT << "********** INTERVALS **********\n";
|
|
|
|
for (iterator I = begin(), E = end(); I != E; ++I) {
|
|
|
|
I->second.print(DOUT, mri_);
|
|
|
|
DOUT << "\n";
|
|
|
|
}
|
2004-07-24 04:59:07 +02:00
|
|
|
|
2004-08-04 11:46:26 +02:00
|
|
|
numIntervalsAfter += getNumIntervals();
|
2004-09-30 17:59:17 +02:00
|
|
|
DEBUG(dump());
|
2004-08-04 11:46:26 +02:00
|
|
|
return true;
|
2003-11-20 04:32:25 +01:00
|
|
|
}
|
|
|
|
|
2004-09-30 17:59:17 +02:00
|
|
|
/// print - Implement the dump method.
|
2004-12-07 05:03:45 +01:00
|
|
|
void LiveIntervals::print(std::ostream &O, const Module* ) const {
|
2004-09-30 17:59:17 +02:00
|
|
|
O << "********** INTERVALS **********\n";
|
2005-07-28 01:03:38 +02:00
|
|
|
for (const_iterator I = begin(), E = end(); I != E; ++I) {
|
2006-11-29 01:39:47 +01:00
|
|
|
I->second.print(DOUT, mri_);
|
|
|
|
DOUT << "\n";
|
2005-07-28 01:03:38 +02:00
|
|
|
}
|
2004-09-30 17:59:17 +02:00
|
|
|
|
|
|
|
O << "********** MACHINEINSTRS **********\n";
|
|
|
|
for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
|
|
|
|
mbbi != mbbe; ++mbbi) {
|
|
|
|
O << ((Value*)mbbi->getBasicBlock())->getName() << ":\n";
|
|
|
|
for (MachineBasicBlock::iterator mii = mbbi->begin(),
|
|
|
|
mie = mbbi->end(); mii != mie; ++mii) {
|
2004-09-30 18:10:45 +02:00
|
|
|
O << getInstructionIndex(mii) << '\t' << *mii;
|
2004-09-30 17:59:17 +02:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2007-06-08 19:18:56 +02:00
|
|
|
// Not called?
|
2006-11-16 03:41:50 +01:00
|
|
|
/// CreateNewLiveInterval - Create a new live interval with the given live
|
|
|
|
/// ranges. The new live interval will have an infinite spill weight.
|
|
|
|
LiveInterval&
|
|
|
|
LiveIntervals::CreateNewLiveInterval(const LiveInterval *LI,
|
|
|
|
const std::vector<LiveRange> &LRs) {
|
|
|
|
const TargetRegisterClass *RC = mf_->getSSARegMap()->getRegClass(LI->reg);
|
|
|
|
|
|
|
|
// Create a new virtual register for the spill interval.
|
|
|
|
unsigned NewVReg = mf_->getSSARegMap()->createVirtualRegister(RC);
|
|
|
|
|
|
|
|
// Replace the old virtual registers in the machine operands with the shiny
|
|
|
|
// new one.
|
|
|
|
for (std::vector<LiveRange>::const_iterator
|
|
|
|
I = LRs.begin(), E = LRs.end(); I != E; ++I) {
|
|
|
|
unsigned Index = getBaseIndex(I->start);
|
|
|
|
unsigned End = getBaseIndex(I->end - 1) + InstrSlots::NUM;
|
|
|
|
|
|
|
|
for (; Index != End; Index += InstrSlots::NUM) {
|
|
|
|
// Skip deleted instructions
|
|
|
|
while (Index != End && !getInstructionFromIndex(Index))
|
|
|
|
Index += InstrSlots::NUM;
|
|
|
|
|
|
|
|
if (Index == End) break;
|
|
|
|
|
|
|
|
MachineInstr *MI = getInstructionFromIndex(Index);
|
|
|
|
|
2006-11-16 08:35:18 +01:00
|
|
|
for (unsigned J = 0, e = MI->getNumOperands(); J != e; ++J) {
|
2006-11-16 03:41:50 +01:00
|
|
|
MachineOperand &MOp = MI->getOperand(J);
|
2007-06-08 19:18:56 +02:00
|
|
|
if (MOp.isRegister() && MOp.getReg() == LI->reg)
|
2006-11-16 03:41:50 +01:00
|
|
|
MOp.setReg(NewVReg);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
LiveInterval &NewLI = getOrCreateInterval(NewVReg);
|
|
|
|
|
|
|
|
// The spill weight is now infinity as it cannot be spilled again
|
|
|
|
NewLI.weight = float(HUGE_VAL);
|
|
|
|
|
|
|
|
for (std::vector<LiveRange>::const_iterator
|
|
|
|
I = LRs.begin(), E = LRs.end(); I != E; ++I) {
|
2006-11-29 01:39:47 +01:00
|
|
|
DOUT << " Adding live range " << *I << " to new interval\n";
|
2006-11-16 03:41:50 +01:00
|
|
|
NewLI.addRange(*I);
|
|
|
|
}
|
|
|
|
|
2006-11-29 01:39:47 +01:00
|
|
|
DOUT << "Created new live interval " << NewLI << "\n";
|
2006-11-16 03:41:50 +01:00
|
|
|
return NewLI;
|
|
|
|
}
|
|
|
|
|
2007-08-14 01:45:17 +02:00
|
|
|
/// isReDefinedByTwoAddr - Returns true if the Reg re-definition is due to
|
|
|
|
/// two addr elimination.
|
|
|
|
static bool isReDefinedByTwoAddr(MachineInstr *MI, unsigned Reg,
|
|
|
|
const TargetInstrInfo *TII) {
|
|
|
|
for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
|
|
|
|
MachineOperand &MO1 = MI->getOperand(i);
|
|
|
|
if (MO1.isRegister() && MO1.isDef() && MO1.getReg() == Reg) {
|
|
|
|
for (unsigned j = i+1; j < e; ++j) {
|
|
|
|
MachineOperand &MO2 = MI->getOperand(j);
|
|
|
|
if (MO2.isRegister() && MO2.isUse() && MO2.getReg() == Reg &&
|
|
|
|
MI->getInstrDescriptor()->
|
|
|
|
getOperandConstraint(j, TOI::TIED_TO) == (int)i)
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
/// isReMaterializable - Returns true if the definition MI of the specified
|
|
|
|
/// val# of the specified interval is re-materializable.
|
2007-08-29 22:45:00 +02:00
|
|
|
bool LiveIntervals::isReMaterializable(const LiveInterval &li,
|
|
|
|
const VNInfo *ValNo, MachineInstr *MI) {
|
2007-08-16 09:24:22 +02:00
|
|
|
if (DisableReMat)
|
|
|
|
return false;
|
|
|
|
|
2007-08-14 01:45:17 +02:00
|
|
|
if (tii_->isTriviallyReMaterializable(MI))
|
|
|
|
return true;
|
|
|
|
|
|
|
|
int FrameIdx = 0;
|
|
|
|
if (!tii_->isLoadFromStackSlot(MI, FrameIdx) ||
|
|
|
|
!mf_->getFrameInfo()->isFixedObjectIndex(FrameIdx))
|
|
|
|
return false;
|
|
|
|
|
|
|
|
// This is a load from fixed stack slot. It can be rematerialized unless it's
|
|
|
|
// re-defined by a two-address instruction.
|
2007-08-29 22:45:00 +02:00
|
|
|
for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
|
|
|
|
i != e; ++i) {
|
|
|
|
const VNInfo *VNI = *i;
|
|
|
|
if (VNI == ValNo)
|
2007-08-14 01:45:17 +02:00
|
|
|
continue;
|
2007-08-29 22:45:00 +02:00
|
|
|
unsigned DefIdx = VNI->def;
|
2007-08-14 01:45:17 +02:00
|
|
|
if (DefIdx == ~1U)
|
|
|
|
continue; // Dead val#.
|
|
|
|
MachineInstr *DefMI = (DefIdx == ~0u)
|
|
|
|
? NULL : getInstructionFromIndex(DefIdx);
|
|
|
|
if (DefMI && isReDefinedByTwoAddr(DefMI, li.reg, tii_))
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2007-08-30 07:53:02 +02:00
|
|
|
/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
|
|
|
|
/// slot / to reg or any rematerialized load into ith operand of specified
|
|
|
|
/// MI. If it is successul, MI is updated with the newly created MI and
|
|
|
|
/// returns true.
|
2007-08-14 01:45:17 +02:00
|
|
|
bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI, VirtRegMap &vrm,
|
|
|
|
unsigned index, unsigned i,
|
2007-08-30 07:53:02 +02:00
|
|
|
bool isSS, MachineInstr *DefMI,
|
2007-08-14 01:45:17 +02:00
|
|
|
int slot, unsigned reg) {
|
2007-08-30 07:53:02 +02:00
|
|
|
MachineInstr *fmi = isSS
|
|
|
|
? mri_->foldMemoryOperand(MI, i, slot)
|
|
|
|
: mri_->foldMemoryOperand(MI, i, DefMI);
|
2007-08-14 01:45:17 +02:00
|
|
|
if (fmi) {
|
|
|
|
// Attempt to fold the memory reference into the instruction. If
|
|
|
|
// we can do this, we don't need to insert spill code.
|
|
|
|
if (lv_)
|
|
|
|
lv_->instructionChanged(MI, fmi);
|
|
|
|
MachineBasicBlock &MBB = *MI->getParent();
|
|
|
|
vrm.virtFolded(reg, MI, i, fmi);
|
|
|
|
mi2iMap_.erase(MI);
|
|
|
|
i2miMap_[index/InstrSlots::NUM] = fmi;
|
|
|
|
mi2iMap_[fmi] = index;
|
|
|
|
MI = MBB.insert(MBB.erase(MI), fmi);
|
|
|
|
++numFolded;
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2004-09-30 17:59:17 +02:00
|
|
|
std::vector<LiveInterval*> LiveIntervals::
|
2007-08-14 01:45:17 +02:00
|
|
|
addIntervalsForSpills(const LiveInterval &li, VirtRegMap &vrm, unsigned reg) {
|
2004-08-27 20:59:22 +02:00
|
|
|
// since this is called after the analysis is done we don't know if
|
|
|
|
// LiveVariables is available
|
|
|
|
lv_ = getAnalysisToUpdate<LiveVariables>();
|
|
|
|
|
2004-08-04 11:46:26 +02:00
|
|
|
std::vector<LiveInterval*> added;
|
|
|
|
|
2006-11-07 13:25:45 +01:00
|
|
|
assert(li.weight != HUGE_VALF &&
|
2004-08-04 11:46:26 +02:00
|
|
|
"attempt to spill already spilled interval!");
|
|
|
|
|
2006-11-29 01:39:47 +01:00
|
|
|
DOUT << "\t\t\t\tadding intervals for spills for interval: ";
|
|
|
|
li.print(DOUT, mri_);
|
|
|
|
DOUT << '\n';
|
2004-08-04 11:46:26 +02:00
|
|
|
|
|
|
|
const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(li.reg);
|
|
|
|
|
2007-08-14 01:45:17 +02:00
|
|
|
unsigned NumValNums = li.getNumValNums();
|
|
|
|
SmallVector<MachineInstr*, 4> ReMatDefs;
|
|
|
|
ReMatDefs.resize(NumValNums, NULL);
|
|
|
|
SmallVector<MachineInstr*, 4> ReMatOrigDefs;
|
|
|
|
ReMatOrigDefs.resize(NumValNums, NULL);
|
|
|
|
SmallVector<int, 4> ReMatIds;
|
|
|
|
ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
|
|
|
|
BitVector ReMatDelete(NumValNums);
|
|
|
|
unsigned slot = VirtRegMap::MAX_STACK_SLOT;
|
|
|
|
|
|
|
|
bool NeedStackSlot = false;
|
2007-08-29 22:45:00 +02:00
|
|
|
for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
|
|
|
|
i != e; ++i) {
|
|
|
|
const VNInfo *VNI = *i;
|
|
|
|
unsigned VN = VNI->id;
|
|
|
|
unsigned DefIdx = VNI->def;
|
2007-08-14 01:45:17 +02:00
|
|
|
if (DefIdx == ~1U)
|
|
|
|
continue; // Dead val#.
|
|
|
|
// Is the def for the val# rematerializable?
|
|
|
|
MachineInstr *DefMI = (DefIdx == ~0u)
|
|
|
|
? NULL : getInstructionFromIndex(DefIdx);
|
2007-08-29 22:45:00 +02:00
|
|
|
if (DefMI && isReMaterializable(li, VNI, DefMI)) {
|
2007-08-14 01:45:17 +02:00
|
|
|
// Remember how to remat the def of this val#.
|
2007-08-29 22:45:00 +02:00
|
|
|
ReMatOrigDefs[VN] = DefMI;
|
2007-08-14 01:45:17 +02:00
|
|
|
// Original def may be modified so we have to make a copy here. vrm must
|
|
|
|
// delete these!
|
2007-08-29 22:45:00 +02:00
|
|
|
ReMatDefs[VN] = DefMI = DefMI->clone();
|
2007-08-14 01:45:17 +02:00
|
|
|
vrm.setVirtIsReMaterialized(reg, DefMI);
|
|
|
|
|
|
|
|
bool CanDelete = true;
|
2007-08-29 22:45:00 +02:00
|
|
|
for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) {
|
|
|
|
unsigned KillIdx = VNI->kills[j];
|
2007-08-14 01:45:17 +02:00
|
|
|
MachineInstr *KillMI = (KillIdx & 1)
|
|
|
|
? NULL : getInstructionFromIndex(KillIdx);
|
|
|
|
// Kill is a phi node, not all of its uses can be rematerialized.
|
|
|
|
// It must not be deleted.
|
|
|
|
if (!KillMI) {
|
|
|
|
CanDelete = false;
|
|
|
|
// Need a stack slot if there is any live range where uses cannot be
|
|
|
|
// rematerialized.
|
|
|
|
NeedStackSlot = true;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (CanDelete)
|
2007-08-29 22:45:00 +02:00
|
|
|
ReMatDelete.set(VN);
|
2007-08-14 01:45:17 +02:00
|
|
|
} else {
|
|
|
|
// Need a stack slot if there is any live range where uses cannot be
|
|
|
|
// rematerialized.
|
|
|
|
NeedStackSlot = true;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
// One stack slot per live interval.
|
|
|
|
if (NeedStackSlot)
|
|
|
|
slot = vrm.assignVirt2StackSlot(reg);
|
|
|
|
|
2004-08-04 11:46:26 +02:00
|
|
|
for (LiveInterval::Ranges::const_iterator
|
2007-08-14 01:45:17 +02:00
|
|
|
I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
|
2007-08-29 22:45:00 +02:00
|
|
|
MachineInstr *DefMI = ReMatDefs[I->valno->id];
|
|
|
|
MachineInstr *OrigDefMI = ReMatOrigDefs[I->valno->id];
|
2007-08-14 01:45:17 +02:00
|
|
|
bool DefIsReMat = DefMI != NULL;
|
2007-08-29 22:45:00 +02:00
|
|
|
bool CanDelete = ReMatDelete[I->valno->id];
|
2007-08-14 01:45:17 +02:00
|
|
|
int LdSlot = 0;
|
|
|
|
bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(DefMI, LdSlot);
|
2007-08-30 07:53:02 +02:00
|
|
|
bool isLoad = isLoadSS ||
|
|
|
|
(DefIsReMat && (DefMI->getInstrDescriptor()->Flags & M_LOAD_FLAG));
|
2007-08-14 01:45:17 +02:00
|
|
|
unsigned index = getBaseIndex(I->start);
|
|
|
|
unsigned end = getBaseIndex(I->end-1) + InstrSlots::NUM;
|
2004-08-04 11:46:26 +02:00
|
|
|
for (; index != end; index += InstrSlots::NUM) {
|
|
|
|
// skip deleted instructions
|
|
|
|
while (index != end && !getInstructionFromIndex(index))
|
|
|
|
index += InstrSlots::NUM;
|
|
|
|
if (index == end) break;
|
|
|
|
|
2006-01-03 08:41:37 +01:00
|
|
|
MachineInstr *MI = getInstructionFromIndex(index);
|
2004-08-04 11:46:26 +02:00
|
|
|
|
2006-09-05 04:12:02 +02:00
|
|
|
RestartInstruction:
|
2006-01-03 08:41:37 +01:00
|
|
|
for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
|
|
|
|
MachineOperand& mop = MI->getOperand(i);
|
2004-08-04 11:46:26 +02:00
|
|
|
if (mop.isRegister() && mop.getReg() == li.reg) {
|
2007-08-14 01:45:17 +02:00
|
|
|
if (DefIsReMat) {
|
|
|
|
// If this is the rematerializable definition MI itself and
|
|
|
|
// all of its uses are rematerialized, simply delete it.
|
|
|
|
if (MI == OrigDefMI) {
|
|
|
|
if (CanDelete) {
|
|
|
|
RemoveMachineInstrFromMaps(MI);
|
|
|
|
MI->eraseFromParent();
|
|
|
|
break;
|
2007-08-30 07:53:02 +02:00
|
|
|
} else if (tryFoldMemoryOperand(MI, vrm, index, i, true,
|
|
|
|
DefMI, slot, li.reg)) {
|
2007-08-14 01:45:17 +02:00
|
|
|
// Folding the load/store can completely change the instruction
|
|
|
|
// in unpredictable ways, rescan it from the beginning.
|
|
|
|
goto RestartInstruction;
|
2007-08-30 07:53:02 +02:00
|
|
|
}
|
|
|
|
} else if (isLoad &&
|
|
|
|
tryFoldMemoryOperand(MI, vrm, index, i, isLoadSS,
|
|
|
|
DefMI, LdSlot, li.reg))
|
|
|
|
// Folding the load/store can completely change the
|
|
|
|
// instruction in unpredictable ways, rescan it from
|
|
|
|
// the beginning.
|
|
|
|
goto RestartInstruction;
|
2004-09-30 18:10:45 +02:00
|
|
|
} else {
|
2007-08-30 07:53:02 +02:00
|
|
|
if (tryFoldMemoryOperand(MI, vrm, index, i, true, DefMI,
|
|
|
|
slot, li.reg))
|
2007-08-14 01:45:17 +02:00
|
|
|
// Folding the load/store can completely change the instruction in
|
|
|
|
// unpredictable ways, rescan it from the beginning.
|
|
|
|
goto RestartInstruction;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Create a new virtual register for the spill interval.
|
|
|
|
unsigned NewVReg = mf_->getSSARegMap()->createVirtualRegister(rc);
|
2006-09-05 04:12:02 +02:00
|
|
|
|
2007-08-14 01:45:17 +02:00
|
|
|
// Scan all of the operands of this instruction rewriting operands
|
|
|
|
// to use NewVReg instead of li.reg as appropriate. We do this for
|
|
|
|
// two reasons:
|
|
|
|
//
|
|
|
|
// 1. If the instr reads the same spilled vreg multiple times, we
|
|
|
|
// want to reuse the NewVReg.
|
|
|
|
// 2. If the instr is a two-addr instruction, we are required to
|
|
|
|
// keep the src/dst regs pinned.
|
|
|
|
//
|
|
|
|
// Keep track of whether we replace a use and/or def so that we can
|
|
|
|
// create the spill interval with the appropriate range.
|
|
|
|
mop.setReg(NewVReg);
|
2006-09-05 04:12:02 +02:00
|
|
|
|
2007-08-14 01:45:17 +02:00
|
|
|
bool HasUse = mop.isUse();
|
|
|
|
bool HasDef = mop.isDef();
|
|
|
|
for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) {
|
2007-09-14 22:33:02 +02:00
|
|
|
if (MI->getOperand(j).isRegister() &&
|
2007-08-14 01:45:17 +02:00
|
|
|
MI->getOperand(j).getReg() == li.reg) {
|
|
|
|
MI->getOperand(j).setReg(NewVReg);
|
|
|
|
HasUse |= MI->getOperand(j).isUse();
|
|
|
|
HasDef |= MI->getOperand(j).isDef();
|
2006-09-05 04:12:02 +02:00
|
|
|
}
|
2007-08-14 01:45:17 +02:00
|
|
|
}
|
2004-08-04 11:46:26 +02:00
|
|
|
|
2007-08-14 01:45:17 +02:00
|
|
|
vrm.grow();
|
|
|
|
if (DefIsReMat) {
|
|
|
|
vrm.setVirtIsReMaterialized(NewVReg, DefMI/*, CanDelete*/);
|
2007-08-29 22:45:00 +02:00
|
|
|
if (ReMatIds[I->valno->id] == VirtRegMap::MAX_STACK_SLOT) {
|
2007-08-14 01:45:17 +02:00
|
|
|
// Each valnum may have its own remat id.
|
2007-08-29 22:45:00 +02:00
|
|
|
ReMatIds[I->valno->id] = vrm.assignVirtReMatId(NewVReg);
|
2007-08-14 01:45:17 +02:00
|
|
|
} else {
|
2007-08-29 22:45:00 +02:00
|
|
|
vrm.assignVirtReMatId(NewVReg, ReMatIds[I->valno->id]);
|
2006-09-05 04:12:02 +02:00
|
|
|
}
|
2007-08-14 01:45:17 +02:00
|
|
|
if (!CanDelete || (HasUse && HasDef)) {
|
|
|
|
// If this is a two-addr instruction then its use operands are
|
|
|
|
// rematerializable but its def is not. It should be assigned a
|
|
|
|
// stack slot.
|
|
|
|
vrm.assignVirt2StackSlot(NewVReg, slot);
|
2006-09-05 04:12:02 +02:00
|
|
|
}
|
2007-08-14 01:45:17 +02:00
|
|
|
} else {
|
|
|
|
vrm.assignVirt2StackSlot(NewVReg, slot);
|
|
|
|
}
|
|
|
|
|
|
|
|
// create a new register interval for this spill / remat.
|
|
|
|
LiveInterval &nI = getOrCreateInterval(NewVReg);
|
|
|
|
assert(nI.empty());
|
|
|
|
|
|
|
|
// the spill weight is now infinity as it
|
|
|
|
// cannot be spilled again
|
|
|
|
nI.weight = HUGE_VALF;
|
|
|
|
|
|
|
|
if (HasUse) {
|
|
|
|
LiveRange LR(getLoadIndex(index), getUseIndex(index),
|
2007-09-05 23:46:51 +02:00
|
|
|
nI.getNextValue(~0U, 0, VNInfoAllocator));
|
2007-08-14 01:45:17 +02:00
|
|
|
DOUT << " +" << LR;
|
|
|
|
nI.addRange(LR);
|
|
|
|
}
|
|
|
|
if (HasDef) {
|
|
|
|
LiveRange LR(getDefIndex(index), getStoreIndex(index),
|
2007-09-05 23:46:51 +02:00
|
|
|
nI.getNextValue(~0U, 0, VNInfoAllocator));
|
2007-08-14 01:45:17 +02:00
|
|
|
DOUT << " +" << LR;
|
|
|
|
nI.addRange(LR);
|
|
|
|
}
|
2006-09-05 04:12:02 +02:00
|
|
|
|
2007-08-14 01:45:17 +02:00
|
|
|
added.push_back(&nI);
|
2004-09-30 17:59:17 +02:00
|
|
|
|
2007-08-14 01:45:17 +02:00
|
|
|
// update live variables if it is available
|
|
|
|
if (lv_)
|
|
|
|
lv_->addVirtualRegisterKilled(NewVReg, MI);
|
2005-09-09 21:17:47 +02:00
|
|
|
|
2007-08-14 01:45:17 +02:00
|
|
|
DOUT << "\t\t\t\tadded new interval: ";
|
|
|
|
nI.print(DOUT, mri_);
|
|
|
|
DOUT << '\n';
|
2004-02-15 11:24:21 +01:00
|
|
|
}
|
2004-08-04 11:46:26 +02:00
|
|
|
}
|
2004-02-15 11:24:21 +01:00
|
|
|
}
|
2004-08-04 11:46:26 +02:00
|
|
|
}
|
2004-05-30 09:24:39 +02:00
|
|
|
|
2004-08-04 11:46:26 +02:00
|
|
|
return added;
|
2004-02-15 11:24:21 +01:00
|
|
|
}
|
|
|
|
|
2006-08-22 20:19:46 +02:00
|
|
|
void LiveIntervals::printRegName(unsigned reg) const {
|
2004-08-04 11:46:26 +02:00
|
|
|
if (MRegisterInfo::isPhysicalRegister(reg))
|
2006-12-07 02:30:32 +01:00
|
|
|
cerr << mri_->getName(reg);
|
2004-08-04 11:46:26 +02:00
|
|
|
else
|
2006-12-07 02:30:32 +01:00
|
|
|
cerr << "%reg" << reg;
|
2003-11-20 04:32:25 +01:00
|
|
|
}
|
|
|
|
|
2006-08-22 20:19:46 +02:00
|
|
|
void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
|
2003-11-20 04:32:25 +01:00
|
|
|
MachineBasicBlock::iterator mi,
|
2006-09-03 10:07:11 +02:00
|
|
|
unsigned MIIdx,
|
2006-08-22 20:19:46 +02:00
|
|
|
LiveInterval &interval) {
|
2006-11-29 01:39:47 +01:00
|
|
|
DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg));
|
2004-08-04 11:46:26 +02:00
|
|
|
LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
|
|
|
|
|
2004-08-04 11:46:56 +02:00
|
|
|
// Virtual registers may be defined multiple times (due to phi
|
|
|
|
// elimination and 2-addr elimination). Much of what we do only has to be
|
|
|
|
// done once for the vreg. We use an empty interval to detect the first
|
2004-08-04 11:46:26 +02:00
|
|
|
// time we see a vreg.
|
|
|
|
if (interval.empty()) {
|
|
|
|
// Get the Idx of the defining instructions.
|
2006-09-03 10:07:11 +02:00
|
|
|
unsigned defIndex = getDefIndex(MIIdx);
|
2007-08-29 22:45:00 +02:00
|
|
|
VNInfo *ValNo;
|
2006-08-31 07:54:43 +02:00
|
|
|
unsigned SrcReg, DstReg;
|
|
|
|
if (!tii_->isMoveInstr(*mi, SrcReg, DstReg))
|
2007-09-05 23:46:51 +02:00
|
|
|
ValNo = interval.getNextValue(defIndex, 0, VNInfoAllocator);
|
2006-08-31 07:54:43 +02:00
|
|
|
else
|
2007-09-05 23:46:51 +02:00
|
|
|
ValNo = interval.getNextValue(defIndex, SrcReg, VNInfoAllocator);
|
2007-08-29 22:45:00 +02:00
|
|
|
|
|
|
|
assert(ValNo->id == 0 && "First value in interval is not 0?");
|
2004-08-04 11:46:26 +02:00
|
|
|
|
|
|
|
// Loop over all of the blocks that the vreg is defined in. There are
|
|
|
|
// two cases we have to handle here. The most common case is a vreg
|
|
|
|
// whose lifetime is contained within a basic block. In this case there
|
|
|
|
// will be a single kill, in MBB, which comes after the definition.
|
|
|
|
if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
|
|
|
|
// FIXME: what about dead vars?
|
|
|
|
unsigned killIdx;
|
|
|
|
if (vi.Kills[0] != mi)
|
|
|
|
killIdx = getUseIndex(getInstructionIndex(vi.Kills[0]))+1;
|
|
|
|
else
|
|
|
|
killIdx = defIndex+1;
|
|
|
|
|
|
|
|
// If the kill happens after the definition, we have an intra-block
|
|
|
|
// live range.
|
|
|
|
if (killIdx > defIndex) {
|
2007-02-15 06:59:24 +01:00
|
|
|
assert(vi.AliveBlocks.none() &&
|
2004-08-04 11:46:26 +02:00
|
|
|
"Shouldn't be alive across any blocks!");
|
2007-08-29 22:45:00 +02:00
|
|
|
LiveRange LR(defIndex, killIdx, ValNo);
|
2004-08-04 11:46:26 +02:00
|
|
|
interval.addRange(LR);
|
2006-11-29 01:39:47 +01:00
|
|
|
DOUT << " +" << LR << "\n";
|
2007-09-05 23:46:51 +02:00
|
|
|
interval.addKill(ValNo, killIdx);
|
2004-08-04 11:46:26 +02:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
}
|
2004-07-19 04:15:56 +02:00
|
|
|
|
2004-08-04 11:46:26 +02:00
|
|
|
// The other case we handle is when a virtual register lives to the end
|
|
|
|
// of the defining block, potentially live across some blocks, then is
|
|
|
|
// live into some number of blocks, but gets killed. Start by adding a
|
|
|
|
// range that goes from this definition to the end of the defining block.
|
2004-08-31 19:39:15 +02:00
|
|
|
LiveRange NewLR(defIndex,
|
|
|
|
getInstructionIndex(&mbb->back()) + InstrSlots::NUM,
|
2007-08-29 22:45:00 +02:00
|
|
|
ValNo);
|
2006-11-29 01:39:47 +01:00
|
|
|
DOUT << " +" << NewLR;
|
2004-08-04 11:46:26 +02:00
|
|
|
interval.addRange(NewLR);
|
|
|
|
|
|
|
|
// Iterate over all of the blocks that the variable is completely
|
|
|
|
// live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
|
|
|
|
// live interval.
|
|
|
|
for (unsigned i = 0, e = vi.AliveBlocks.size(); i != e; ++i) {
|
|
|
|
if (vi.AliveBlocks[i]) {
|
2006-09-15 05:57:23 +02:00
|
|
|
MachineBasicBlock *MBB = mf_->getBlockNumbered(i);
|
|
|
|
if (!MBB->empty()) {
|
|
|
|
LiveRange LR(getMBBStartIdx(i),
|
|
|
|
getInstructionIndex(&MBB->back()) + InstrSlots::NUM,
|
2007-08-29 22:45:00 +02:00
|
|
|
ValNo);
|
2004-08-04 11:46:26 +02:00
|
|
|
interval.addRange(LR);
|
2006-11-29 01:39:47 +01:00
|
|
|
DOUT << " +" << LR;
|
2004-08-04 11:46:26 +02:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
// Finally, this virtual register is live from the start of any killing
|
|
|
|
// block to the 'use' slot of the killing instruction.
|
|
|
|
for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
|
|
|
|
MachineInstr *Kill = vi.Kills[i];
|
2007-08-08 05:00:28 +02:00
|
|
|
unsigned killIdx = getUseIndex(getInstructionIndex(Kill))+1;
|
2006-09-15 05:57:23 +02:00
|
|
|
LiveRange LR(getMBBStartIdx(Kill->getParent()),
|
2007-08-29 22:45:00 +02:00
|
|
|
killIdx, ValNo);
|
2004-08-04 11:46:26 +02:00
|
|
|
interval.addRange(LR);
|
2007-09-05 23:46:51 +02:00
|
|
|
interval.addKill(ValNo, killIdx);
|
2006-11-29 01:39:47 +01:00
|
|
|
DOUT << " +" << LR;
|
2004-08-04 11:46:26 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
} else {
|
|
|
|
// If this is the second time we see a virtual register definition, it
|
|
|
|
// must be due to phi elimination or two addr elimination. If this is
|
2006-11-03 04:04:46 +01:00
|
|
|
// the result of two address elimination, then the vreg is one of the
|
|
|
|
// def-and-use register operand.
|
|
|
|
if (isReDefinedByTwoAddr(mi, interval.reg, tii_)) {
|
2004-08-04 11:46:26 +02:00
|
|
|
// If this is a two-address definition, then we have already processed
|
|
|
|
// the live range. The only problem is that we didn't realize there
|
|
|
|
// are actually two values in the live interval. Because of this we
|
|
|
|
// need to take the LiveRegion that defines this register and split it
|
|
|
|
// into two values.
|
|
|
|
unsigned DefIndex = getDefIndex(getInstructionIndex(vi.DefInst));
|
2006-09-03 10:07:11 +02:00
|
|
|
unsigned RedefIndex = getDefIndex(MIIdx);
|
2004-08-04 11:46:26 +02:00
|
|
|
|
2007-08-11 02:59:19 +02:00
|
|
|
const LiveRange *OldLR = interval.getLiveRangeContaining(RedefIndex-1);
|
2007-08-29 22:45:00 +02:00
|
|
|
VNInfo *OldValNo = OldLR->valno;
|
2007-08-11 02:59:19 +02:00
|
|
|
unsigned OldEnd = OldLR->end;
|
|
|
|
|
2004-08-04 11:46:26 +02:00
|
|
|
// Delete the initial value, which should be short and continuous,
|
2006-08-22 20:19:46 +02:00
|
|
|
// because the 2-addr copy must be in the same MBB as the redef.
|
2004-08-04 11:46:26 +02:00
|
|
|
interval.removeRange(DefIndex, RedefIndex);
|
2004-08-04 11:46:56 +02:00
|
|
|
|
2006-08-22 20:19:46 +02:00
|
|
|
// Two-address vregs should always only be redefined once. This means
|
|
|
|
// that at this point, there should be exactly one value number in it.
|
|
|
|
assert(interval.containsOneValue() && "Unexpected 2-addr liveint!");
|
|
|
|
|
2006-08-31 07:54:43 +02:00
|
|
|
// The new value number (#1) is defined by the instruction we claimed
|
|
|
|
// defined value #0.
|
2007-09-05 23:46:51 +02:00
|
|
|
VNInfo *ValNo = interval.getNextValue(0, 0, VNInfoAllocator);
|
|
|
|
interval.copyValNumInfo(ValNo, OldValNo);
|
2006-08-22 20:19:46 +02:00
|
|
|
|
2006-08-31 07:54:43 +02:00
|
|
|
// Value#0 is now defined by the 2-addr instruction.
|
2007-08-29 22:45:00 +02:00
|
|
|
OldValNo->def = RedefIndex;
|
|
|
|
OldValNo->reg = 0;
|
2006-08-22 20:19:46 +02:00
|
|
|
|
|
|
|
// Add the new live interval which replaces the range for the input copy.
|
|
|
|
LiveRange LR(DefIndex, RedefIndex, ValNo);
|
2006-11-29 01:39:47 +01:00
|
|
|
DOUT << " replace range with " << LR;
|
2004-08-04 11:46:26 +02:00
|
|
|
interval.addRange(LR);
|
2007-09-05 23:46:51 +02:00
|
|
|
interval.addKill(ValNo, RedefIndex);
|
|
|
|
interval.removeKills(ValNo, RedefIndex, OldEnd);
|
2004-08-04 11:46:26 +02:00
|
|
|
|
|
|
|
// If this redefinition is dead, we need to add a dummy unit live
|
|
|
|
// range covering the def slot.
|
2005-08-24 00:51:41 +02:00
|
|
|
if (lv_->RegisterDefIsDead(mi, interval.reg))
|
2007-08-29 22:45:00 +02:00
|
|
|
interval.addRange(LiveRange(RedefIndex, RedefIndex+1, OldValNo));
|
2004-08-04 11:46:26 +02:00
|
|
|
|
2007-03-15 22:19:28 +01:00
|
|
|
DOUT << " RESULT: ";
|
2006-11-29 01:39:47 +01:00
|
|
|
interval.print(DOUT, mri_);
|
2004-08-04 11:46:26 +02:00
|
|
|
|
|
|
|
} else {
|
|
|
|
// Otherwise, this must be because of phi elimination. If this is the
|
|
|
|
// first redefinition of the vreg that we have seen, go back and change
|
|
|
|
// the live range in the PHI block to be a different value number.
|
|
|
|
if (interval.containsOneValue()) {
|
|
|
|
assert(vi.Kills.size() == 1 &&
|
|
|
|
"PHI elimination vreg should have one kill, the PHI itself!");
|
|
|
|
|
|
|
|
// Remove the old range that we now know has an incorrect number.
|
2007-09-05 23:46:51 +02:00
|
|
|
VNInfo *VNI = interval.getValNumInfo(0);
|
2004-08-04 11:46:26 +02:00
|
|
|
MachineInstr *Killer = vi.Kills[0];
|
2006-09-15 05:57:23 +02:00
|
|
|
unsigned Start = getMBBStartIdx(Killer->getParent());
|
2004-08-04 11:46:26 +02:00
|
|
|
unsigned End = getUseIndex(getInstructionIndex(Killer))+1;
|
2007-03-15 22:19:28 +01:00
|
|
|
DOUT << " Removing [" << Start << "," << End << "] from: ";
|
2006-11-29 01:39:47 +01:00
|
|
|
interval.print(DOUT, mri_); DOUT << "\n";
|
2004-08-04 11:46:26 +02:00
|
|
|
interval.removeRange(Start, End);
|
2007-09-05 23:46:51 +02:00
|
|
|
interval.addKill(VNI, Start+1); // odd # means phi node
|
2007-03-15 22:19:28 +01:00
|
|
|
DOUT << " RESULT: "; interval.print(DOUT, mri_);
|
2004-08-04 11:46:26 +02:00
|
|
|
|
2006-08-22 20:19:46 +02:00
|
|
|
// Replace the interval with one of a NEW value number. Note that this
|
|
|
|
// value number isn't actually defined by an instruction, weird huh? :)
|
2007-09-05 23:46:51 +02:00
|
|
|
LiveRange LR(Start, End, interval.getNextValue(~0, 0, VNInfoAllocator));
|
2006-11-29 01:39:47 +01:00
|
|
|
DOUT << " replace range with " << LR;
|
2004-08-04 11:46:26 +02:00
|
|
|
interval.addRange(LR);
|
2007-09-05 23:46:51 +02:00
|
|
|
interval.addKill(LR.valno, End);
|
2007-03-15 22:19:28 +01:00
|
|
|
DOUT << " RESULT: "; interval.print(DOUT, mri_);
|
2004-08-04 11:46:26 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
// In the case of PHI elimination, each variable definition is only
|
|
|
|
// live until the end of the block. We've already taken care of the
|
|
|
|
// rest of the live range.
|
2006-09-03 10:07:11 +02:00
|
|
|
unsigned defIndex = getDefIndex(MIIdx);
|
2006-08-31 07:54:43 +02:00
|
|
|
|
2007-08-29 22:45:00 +02:00
|
|
|
VNInfo *ValNo;
|
2006-08-31 07:54:43 +02:00
|
|
|
unsigned SrcReg, DstReg;
|
|
|
|
if (!tii_->isMoveInstr(*mi, SrcReg, DstReg))
|
2007-09-05 23:46:51 +02:00
|
|
|
ValNo = interval.getNextValue(defIndex, 0, VNInfoAllocator);
|
2006-08-31 07:54:43 +02:00
|
|
|
else
|
2007-09-05 23:46:51 +02:00
|
|
|
ValNo = interval.getNextValue(defIndex, SrcReg, VNInfoAllocator);
|
2006-08-31 07:54:43 +02:00
|
|
|
|
2007-08-08 09:03:29 +02:00
|
|
|
unsigned killIndex = getInstructionIndex(&mbb->back()) + InstrSlots::NUM;
|
2007-08-29 22:45:00 +02:00
|
|
|
LiveRange LR(defIndex, killIndex, ValNo);
|
2004-08-04 11:46:26 +02:00
|
|
|
interval.addRange(LR);
|
2007-09-05 23:46:51 +02:00
|
|
|
interval.addKill(ValNo, killIndex-1); // odd # means phi node
|
2006-11-29 01:39:47 +01:00
|
|
|
DOUT << " +" << LR;
|
2003-12-18 09:48:48 +01:00
|
|
|
}
|
2004-08-04 11:46:26 +02:00
|
|
|
}
|
2003-11-20 04:32:25 +01:00
|
|
|
|
2006-11-29 01:39:47 +01:00
|
|
|
DOUT << '\n';
|
2003-11-20 04:32:25 +01:00
|
|
|
}
|
|
|
|
|
2004-07-23 23:24:19 +02:00
|
|
|
void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
|
2003-11-20 04:32:25 +01:00
|
|
|
MachineBasicBlock::iterator mi,
|
2006-09-03 10:07:11 +02:00
|
|
|
unsigned MIIdx,
|
2006-08-31 07:54:43 +02:00
|
|
|
LiveInterval &interval,
|
|
|
|
unsigned SrcReg) {
|
2004-08-04 11:46:26 +02:00
|
|
|
// A physical register cannot be live across basic block, so its
|
|
|
|
// lifetime must end somewhere in its defining basic block.
|
2006-11-29 01:39:47 +01:00
|
|
|
DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg));
|
2004-08-04 11:46:26 +02:00
|
|
|
|
2006-09-03 10:07:11 +02:00
|
|
|
unsigned baseIndex = MIIdx;
|
2004-08-04 11:46:26 +02:00
|
|
|
unsigned start = getDefIndex(baseIndex);
|
|
|
|
unsigned end = start;
|
|
|
|
|
|
|
|
// If it is not used after definition, it is considered dead at
|
|
|
|
// the instruction defining it. Hence its interval is:
|
|
|
|
// [defSlot(def), defSlot(def)+1)
|
2005-08-24 00:51:41 +02:00
|
|
|
if (lv_->RegisterDefIsDead(mi, interval.reg)) {
|
2006-11-29 01:39:47 +01:00
|
|
|
DOUT << " dead";
|
2005-08-24 00:51:41 +02:00
|
|
|
end = getDefIndex(start) + 1;
|
|
|
|
goto exit;
|
2004-08-04 11:46:26 +02:00
|
|
|
}
|
2003-11-20 04:32:25 +01:00
|
|
|
|
2004-08-04 11:46:26 +02:00
|
|
|
// If it is not dead on definition, it must be killed by a
|
|
|
|
// subsequent instruction. Hence its interval is:
|
|
|
|
// [defSlot(def), useSlot(kill)+1)
|
2005-09-02 02:20:32 +02:00
|
|
|
while (++mi != MBB->end()) {
|
2004-08-04 11:46:26 +02:00
|
|
|
baseIndex += InstrSlots::NUM;
|
2005-08-24 00:51:41 +02:00
|
|
|
if (lv_->KillsRegister(mi, interval.reg)) {
|
2006-11-29 01:39:47 +01:00
|
|
|
DOUT << " killed";
|
2005-08-24 00:51:41 +02:00
|
|
|
end = getUseIndex(baseIndex) + 1;
|
|
|
|
goto exit;
|
2006-11-15 21:54:11 +01:00
|
|
|
} else if (lv_->ModifiesRegister(mi, interval.reg)) {
|
|
|
|
// Another instruction redefines the register before it is ever read.
|
|
|
|
// Then the register is essentially dead at the instruction that defines
|
|
|
|
// it. Hence its interval is:
|
|
|
|
// [defSlot(def), defSlot(def)+1)
|
2006-11-29 01:39:47 +01:00
|
|
|
DOUT << " dead";
|
2006-11-15 21:54:11 +01:00
|
|
|
end = getDefIndex(start) + 1;
|
|
|
|
goto exit;
|
2004-07-23 23:24:19 +02:00
|
|
|
}
|
2004-08-04 11:46:26 +02:00
|
|
|
}
|
2005-09-02 02:20:32 +02:00
|
|
|
|
|
|
|
// The only case we should have a dead physreg here without a killing or
|
|
|
|
// instruction where we know it's dead is if it is live-in to the function
|
|
|
|
// and never used.
|
2006-08-31 07:54:43 +02:00
|
|
|
assert(!SrcReg && "physreg was not killed in defining block!");
|
2005-09-02 02:20:32 +02:00
|
|
|
end = getDefIndex(start) + 1; // It's dead.
|
2004-02-01 00:13:30 +01:00
|
|
|
|
2003-11-20 04:32:25 +01:00
|
|
|
exit:
|
2004-08-04 11:46:26 +02:00
|
|
|
assert(start < end && "did not find end of interval?");
|
Allow the live interval analysis pass to be a bit more aggressive about
numbering values in live ranges for physical registers.
The alpha backend currently generates code that looks like this:
vreg = preg
...
preg = vreg
use preg
...
preg = vreg
use preg
etc. Because vreg contains the value of preg coming in, each of the
copies back into preg contain that initial value as well.
In the case of the Alpha, this allows this testcase:
void "foo"(int %blah) {
store int 5, int *%MyVar
store int 12, int* %MyVar2
ret void
}
to compile to:
foo:
ldgp $29, 0($27)
ldiq $0,5
stl $0,MyVar
ldiq $0,12
stl $0,MyVar2
ret $31,($26),1
instead of:
foo:
ldgp $29, 0($27)
bis $29,$29,$0
ldiq $1,5
bis $0,$0,$29
stl $1,MyVar
ldiq $1,12
bis $0,$0,$29
stl $1,MyVar2
ret $31,($26),1
This does not seem to have any noticable effect on X86 code.
This fixes PR535.
llvm-svn: 20536
2005-03-10 00:05:19 +01:00
|
|
|
|
2007-04-25 09:30:23 +02:00
|
|
|
// Already exists? Extend old live interval.
|
|
|
|
LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start);
|
2007-08-29 22:45:00 +02:00
|
|
|
VNInfo *ValNo = (OldLR != interval.end())
|
2007-09-05 23:46:51 +02:00
|
|
|
? OldLR->valno : interval.getNextValue(start, SrcReg, VNInfoAllocator);
|
2007-08-29 22:45:00 +02:00
|
|
|
LiveRange LR(start, end, ValNo);
|
2004-08-04 11:46:26 +02:00
|
|
|
interval.addRange(LR);
|
2007-09-05 23:46:51 +02:00
|
|
|
interval.addKill(LR.valno, end);
|
2006-11-29 01:39:47 +01:00
|
|
|
DOUT << " +" << LR << '\n';
|
2003-11-20 04:32:25 +01:00
|
|
|
}
|
|
|
|
|
2004-07-23 23:24:19 +02:00
|
|
|
void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
|
|
|
|
MachineBasicBlock::iterator MI,
|
2006-09-03 10:07:11 +02:00
|
|
|
unsigned MIIdx,
|
2004-07-23 23:24:19 +02:00
|
|
|
unsigned reg) {
|
|
|
|
if (MRegisterInfo::isVirtualRegister(reg))
|
2006-09-03 10:07:11 +02:00
|
|
|
handleVirtualRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(reg));
|
2004-08-27 00:22:38 +02:00
|
|
|
else if (allocatableRegs_[reg]) {
|
2006-08-31 07:54:43 +02:00
|
|
|
unsigned SrcReg, DstReg;
|
|
|
|
if (!tii_->isMoveInstr(*MI, SrcReg, DstReg))
|
|
|
|
SrcReg = 0;
|
2006-09-03 10:07:11 +02:00
|
|
|
handlePhysicalRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(reg), SrcReg);
|
2007-04-25 09:30:23 +02:00
|
|
|
// Def of a register also defines its sub-registers.
|
|
|
|
for (const unsigned* AS = mri_->getSubRegisters(reg); *AS; ++AS)
|
|
|
|
// Avoid processing some defs more than once.
|
|
|
|
if (!MI->findRegisterDefOperand(*AS))
|
|
|
|
handlePhysicalRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(*AS), 0);
|
2004-07-23 23:24:19 +02:00
|
|
|
}
|
2004-01-31 15:37:41 +01:00
|
|
|
}
|
|
|
|
|
2007-02-19 22:49:54 +01:00
|
|
|
void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
|
2007-02-21 23:41:17 +01:00
|
|
|
unsigned MIIdx,
|
2007-04-25 09:30:23 +02:00
|
|
|
LiveInterval &interval, bool isAlias) {
|
2007-02-19 22:49:54 +01:00
|
|
|
DOUT << "\t\tlivein register: "; DEBUG(printRegName(interval.reg));
|
|
|
|
|
|
|
|
// Look for kills, if it reaches a def before it's killed, then it shouldn't
|
|
|
|
// be considered a livein.
|
|
|
|
MachineBasicBlock::iterator mi = MBB->begin();
|
2007-02-21 23:41:17 +01:00
|
|
|
unsigned baseIndex = MIIdx;
|
|
|
|
unsigned start = baseIndex;
|
2007-02-19 22:49:54 +01:00
|
|
|
unsigned end = start;
|
|
|
|
while (mi != MBB->end()) {
|
|
|
|
if (lv_->KillsRegister(mi, interval.reg)) {
|
|
|
|
DOUT << " killed";
|
|
|
|
end = getUseIndex(baseIndex) + 1;
|
|
|
|
goto exit;
|
|
|
|
} else if (lv_->ModifiesRegister(mi, interval.reg)) {
|
|
|
|
// Another instruction redefines the register before it is ever read.
|
|
|
|
// Then the register is essentially dead at the instruction that defines
|
|
|
|
// it. Hence its interval is:
|
|
|
|
// [defSlot(def), defSlot(def)+1)
|
|
|
|
DOUT << " dead";
|
|
|
|
end = getDefIndex(start) + 1;
|
|
|
|
goto exit;
|
|
|
|
}
|
|
|
|
|
|
|
|
baseIndex += InstrSlots::NUM;
|
|
|
|
++mi;
|
|
|
|
}
|
|
|
|
|
|
|
|
exit:
|
2007-06-27 03:16:36 +02:00
|
|
|
// Live-in register might not be used at all.
|
|
|
|
if (end == MIIdx) {
|
2007-06-27 20:47:28 +02:00
|
|
|
if (isAlias) {
|
|
|
|
DOUT << " dead";
|
2007-06-27 03:16:36 +02:00
|
|
|
end = getDefIndex(MIIdx) + 1;
|
2007-06-27 20:47:28 +02:00
|
|
|
} else {
|
|
|
|
DOUT << " live through";
|
|
|
|
end = baseIndex;
|
|
|
|
}
|
2007-04-25 09:30:23 +02:00
|
|
|
}
|
|
|
|
|
2007-09-05 23:46:51 +02:00
|
|
|
LiveRange LR(start, end, interval.getNextValue(start, 0, VNInfoAllocator));
|
2007-02-21 23:41:17 +01:00
|
|
|
interval.addRange(LR);
|
2007-09-05 23:46:51 +02:00
|
|
|
interval.addKill(LR.valno, end);
|
2007-08-08 09:03:29 +02:00
|
|
|
DOUT << " +" << LR << '\n';
|
2007-02-19 22:49:54 +01:00
|
|
|
}
|
|
|
|
|
2003-11-20 04:32:25 +01:00
|
|
|
/// computeIntervals - computes the live intervals for virtual
|
2004-01-31 15:37:41 +01:00
|
|
|
/// registers. for some ordering of the machine instructions [1,N] a
|
2004-01-31 20:59:32 +01:00
|
|
|
/// live interval is an interval [i, j) where 1 <= i <= j < N for
|
2003-11-20 04:32:25 +01:00
|
|
|
/// which a variable is live
|
2006-08-25 00:43:55 +02:00
|
|
|
void LiveIntervals::computeIntervals() {
|
2006-11-29 01:39:47 +01:00
|
|
|
DOUT << "********** COMPUTING LIVE INTERVALS **********\n"
|
|
|
|
<< "********** Function: "
|
|
|
|
<< ((Value*)mf_->getFunction())->getName() << '\n';
|
2006-09-03 10:07:11 +02:00
|
|
|
// Track the index of the current machine instr.
|
|
|
|
unsigned MIIndex = 0;
|
2006-09-15 05:57:23 +02:00
|
|
|
for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
|
|
|
|
MBBI != E; ++MBBI) {
|
|
|
|
MachineBasicBlock *MBB = MBBI;
|
2006-11-29 01:39:47 +01:00
|
|
|
DOUT << ((Value*)MBB->getBasicBlock())->getName() << ":\n";
|
2004-08-04 11:46:26 +02:00
|
|
|
|
2006-09-15 05:57:23 +02:00
|
|
|
MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
|
2007-02-13 02:30:55 +01:00
|
|
|
|
|
|
|
if (MBB->livein_begin() != MBB->livein_end()) {
|
2007-02-19 22:49:54 +01:00
|
|
|
// Create intervals for live-ins to this BB first.
|
|
|
|
for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(),
|
2007-02-13 02:30:55 +01:00
|
|
|
LE = MBB->livein_end(); LI != LE; ++LI) {
|
2007-02-21 23:41:17 +01:00
|
|
|
handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
|
2007-04-25 09:30:23 +02:00
|
|
|
// Multiple live-ins can alias the same register.
|
|
|
|
for (const unsigned* AS = mri_->getSubRegisters(*LI); *AS; ++AS)
|
|
|
|
if (!hasInterval(*AS))
|
2007-06-27 20:47:28 +02:00
|
|
|
handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
|
|
|
|
true);
|
2007-02-13 02:30:55 +01:00
|
|
|
}
|
2006-09-04 20:27:40 +02:00
|
|
|
}
|
|
|
|
|
2006-09-15 05:57:23 +02:00
|
|
|
for (; MI != miEnd; ++MI) {
|
2006-11-29 01:39:47 +01:00
|
|
|
DOUT << MIIndex << "\t" << *MI;
|
2004-08-04 11:46:26 +02:00
|
|
|
|
2006-11-10 09:43:01 +01:00
|
|
|
// Handle defs.
|
2006-09-15 05:57:23 +02:00
|
|
|
for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
|
|
|
|
MachineOperand &MO = MI->getOperand(i);
|
2004-08-04 11:46:26 +02:00
|
|
|
// handle register defs - build intervals
|
2006-09-15 05:57:23 +02:00
|
|
|
if (MO.isRegister() && MO.getReg() && MO.isDef())
|
|
|
|
handleRegisterDef(MBB, MI, MIIndex, MO.getReg());
|
2004-08-04 11:46:26 +02:00
|
|
|
}
|
2006-09-03 10:07:11 +02:00
|
|
|
|
|
|
|
MIIndex += InstrSlots::NUM;
|
2003-11-20 04:32:25 +01:00
|
|
|
}
|
2004-08-04 11:46:26 +02:00
|
|
|
}
|
2003-11-20 04:32:25 +01:00
|
|
|
}
|
2003-12-05 11:38:28 +01:00
|
|
|
|
2004-07-24 13:44:15 +02:00
|
|
|
LiveInterval LiveIntervals::createInterval(unsigned reg) {
|
2005-04-22 00:36:52 +02:00
|
|
|
float Weight = MRegisterInfo::isPhysicalRegister(reg) ?
|
2006-11-07 13:25:45 +01:00
|
|
|
HUGE_VALF : 0.0F;
|
2004-07-24 13:44:15 +02:00
|
|
|
return LiveInterval(reg, Weight);
|
2004-04-09 20:07:57 +02:00
|
|
|
}
|