1
0
mirror of https://github.com/RPCS3/llvm-mirror.git synced 2024-10-19 11:02:59 +02:00
llvm-mirror/lib/CodeGen
Matt Arsenault b1ca9e2a43 GlobalISel: Implement fewerElementsVector for G_SEXT_INREG
Start using a new strategy with a combination of merge and unmerges.

This allows scalarizing before lowering, which in cases like
<2 x s128> avoids producing giant illegal shifts.
2020-02-03 11:47:33 -08:00
..
AsmPrinter DwarfDebug.cpp: Fix some indentation 2020-01-31 16:01:57 -08:00
GlobalISel GlobalISel: Implement fewerElementsVector for G_SEXT_INREG 2020-02-03 11:47:33 -08:00
MIRParser Make llvm::StringRef to std::string conversions explicit. 2020-01-28 23:25:25 +01:00
SelectionDAG [TargetLowering] SimplifyDemandedBits - add basic KnownBits ZEXTLoad handling 2020-02-03 16:50:04 +00:00
AggressiveAntiDepBreaker.cpp AggressiveAntiDepBreaker - silence static analyzer null dereference warning. NFCI. 2019-09-24 13:57:51 +00:00
AggressiveAntiDepBreaker.h
AllocationOrder.cpp
AllocationOrder.h
Analysis.cpp [NFC] Fix trivial typos in comments 2020-01-06 10:50:26 +00:00
AntiDepBreaker.h
AtomicExpandPass.cpp [Alignement][NFC] Deprecate untyped CreateAlignedLoad 2020-01-23 13:34:32 +01:00
BasicTargetTransformInfo.cpp
BranchFolding.cpp [PGO][PGSO] Handle MBFIWrapper 2020-01-31 09:36:55 -08:00
BranchFolding.h [MBFI] Move BranchFolding::MBFIWrapper to its own files. NFC. 2020-01-28 10:58:46 -08:00
BranchRelaxation.cpp [BranchRelaxation] Simplify offset computation and fix a bug in adjustBlockOffsets() 2020-01-19 16:02:16 -08:00
BreakFalseDeps.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
BuiltinGCs.cpp
CalcSpillWeights.cpp
CallingConvLower.cpp [Alignment][NFC] Use Align for getMemcpy/Memmove/Memset 2020-02-03 17:13:19 +01:00
CFGuardLongjmp.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
CFIInstrInserter.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
CMakeLists.txt [MBFI] Move BranchFolding::MBFIWrapper to its own files. NFC. 2020-01-28 10:58:46 -08:00
CodeGen.cpp [CodeGen] Move ARMCodegenPrepare to TypePromotion 2019-12-03 11:12:52 +00:00
CodeGenPrepare.cpp [CodeGenPrepare] Delete dead !DL check 2020-02-02 09:49:06 -08:00
CriticalAntiDepBreaker.cpp [CriticalAntiDepBreaker] Teach the regmask clobber check to check if any subregister is preserved before considering the super register clobbered 2019-11-27 11:20:58 -08:00
CriticalAntiDepBreaker.h
DeadMachineInstructionElim.cpp [codegen,amdgpu] Enhance MIR DIE and re-arrange it for AMDGPU. 2020-01-14 19:26:15 -05:00
DetectDeadLanes.cpp
DFAPacketizer.cpp [DFAPacketizer] Allow up to 64 functional units 2019-11-05 15:41:42 +00:00
DwarfEHPrepare.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
EarlyIfConversion.cpp [AArch64] Don't generate gpr CSEL instructions in early-ifcvt if regclasses aren't compatible. 2020-01-21 16:51:31 -08:00
EdgeBundles.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
ExecutionDomainFix.cpp Prune a LegacyDivergenceAnalysis and MachineLoopInfo include each 2019-10-19 01:31:09 +00:00
ExpandMemCmp.cpp [PGO][PGSO] Instrument the code gen / target passes. 2019-12-09 12:42:59 -08:00
ExpandPostRAPseudos.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
ExpandReductions.cpp [ExpandReductions] Don't push all intrinsics to the worklist. Just push reductions. 2019-11-14 10:26:53 -08:00
FaultMaps.cpp [FaultMaps] Make label formation a bit more explicit [NFC] 2019-12-19 12:38:44 -08:00
FEntryInserter.cpp Make llvm::StringRef to std::string conversions explicit. 2020-01-28 23:25:25 +01:00
FinalizeISel.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
FuncletLayout.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
GCMetadata.cpp Make llvm::StringRef to std::string conversions explicit. 2020-01-28 23:25:25 +01:00
GCMetadataPrinter.cpp
GCRootLowering.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
GCStrategy.cpp
GlobalMerge.cpp Make llvm::StringRef to std::string conversions explicit. 2020-01-28 23:25:25 +01:00
HardwareLoops.cpp Revert "[SCEV] Move ScalarEvolutionExpander.cpp to Transforms/Utils (NFC)." 2020-01-04 18:44:38 +00:00
IfConversion.cpp [MBFI] Move BranchFolding::MBFIWrapper to its own files. NFC. 2020-01-28 10:58:46 -08:00
ImplicitNullChecks.cpp Make more use of MachineInstr::mayLoadOrStore. 2019-12-19 11:51:52 +00:00
IndirectBrExpandPass.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
InlineSpiller.cpp Fix typo "psuedo" in comments 2020-01-03 14:05:58 +00:00
InterferenceCache.cpp
InterferenceCache.h
InterleavedAccessPass.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
InterleavedLoadCombinePass.cpp [Alignement][NFC] Deprecate untyped CreateAlignedLoad 2020-01-23 13:34:32 +01:00
IntrinsicLowering.cpp Delete setjmp_undefined_for_msvc workaround after llvm.setjmp was removed 2019-12-27 18:09:22 -08:00
LatencyPriorityQueue.cpp
LazyMachineBlockFrequencyInfo.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
LexicalScopes.cpp Prune two MachineInstr.h includes, fix up deps 2019-10-19 00:22:07 +00:00
LiveDebugValues.cpp [DebugInfo][LiveDebugValues] Teach Live Debug Values About Meta Instructions 2020-01-24 16:29:05 +00:00
LiveDebugVariables.cpp [SafeStack][DebugInfo] Insert DW_OP_deref in correct location 2020-01-30 17:09:42 -08:00
LiveDebugVariables.h
LiveInterval.cpp [LiveInterval] Allow updating subranges with slightly out-dated IR 2019-11-13 11:17:56 -08:00
LiveIntervals.cpp [MIBundle] Turn MachineOperandIteratorBase into a forward iterator. 2019-12-05 09:06:22 +00:00
LiveIntervalUnion.cpp
LivePhysRegs.cpp [ARM][LowOverheadLoops] Update liveness info 2020-01-16 15:44:25 +00:00
LiveRangeCalc.cpp Move LiveRangeCalc header to publicily available position. NFC 2019-10-17 03:12:51 +00:00
LiveRangeEdit.cpp CodeGen: Use Register 2020-01-30 15:01:56 -08:00
LiveRangeShrink.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
LiveRangeUtils.h
LiveRegMatrix.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
LiveRegUnits.cpp [LiveRegUnits] Add phys_regs_and_masks iterator range (NFC). 2019-12-11 09:34:42 +00:00
LiveStacks.cpp
LiveVariables.cpp Prune two MachineInstr.h includes, fix up deps 2019-10-19 00:22:07 +00:00
LLVMBuild.txt
LLVMTargetMachine.cpp [Mips] Use appropriate private label prefix based on Mips ABI 2019-10-23 12:24:35 +02:00
LocalStackSlotAllocation.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
LoopTraversal.cpp
LowerEmuTLS.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
LowLevelType.cpp GlobalISel: Fix else after return 2020-01-09 17:37:52 -05:00
MachineBasicBlock.cpp [Alignment][NFC] Deprecate Align::None() 2020-01-24 12:53:58 +01:00
MachineBlockFrequencyInfo.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MachineBlockPlacement.cpp [PGO][PGSO] Handle MBFIWrapper 2020-01-31 09:36:55 -08:00
MachineBranchProbabilityInfo.cpp Add missing includes needed to prune LLVMContext.h include, NFC 2019-11-14 15:23:15 -08:00
MachineCombiner.cpp [PGO][PGSO] Instrument the code gen / target passes. 2019-12-09 12:42:59 -08:00
MachineCopyPropagation.cpp [MCP] Add stats for backward copy propagation. NFC. 2019-12-30 16:48:28 +08:00
MachineCSE.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MachineDominanceFrontier.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MachineDominators.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MachineFrameInfo.cpp [Alignment][NFC] Deprecate Align::None() 2020-01-24 12:53:58 +01:00
MachineFunction.cpp Consolidate internal denormal flushing controls 2020-01-17 20:09:53 -05:00
MachineFunctionPass.cpp [NewPM] Port MachineModuleInfo to the new pass manager. 2019-09-30 17:54:50 +00:00
MachineFunctionPrinterPass.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MachineInstr.cpp moveOperands - assert Src/Dst MachineOperands are non-null. 2020-01-11 14:37:19 +00:00
MachineInstrBundle.cpp [MIBundles] Move analyzePhysReg out of MIBundleOperands iterator (NFC). 2019-12-02 20:47:08 +00:00
MachineLICM.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MachineLoopInfo.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MachineLoopUtils.cpp [ARM][LowOverheadLoops] Remove dead loop update instructions. 2019-12-11 10:20:19 +00:00
MachineModuleInfo.cpp [AsmPrinter] Delete dead takeDeletedSymbsForFunction() 2020-01-18 17:08:00 -08:00
MachineModuleInfoImpls.cpp
MachineOperand.cpp [Alignment][NFC] Deprecate Align::None() 2020-01-24 12:53:58 +01:00
MachineOptimizationRemarkEmitter.cpp Make llvm::StringRef to std::string conversions explicit. 2020-01-28 23:25:25 +01:00
MachineOutliner.cpp Make llvm::StringRef to std::string conversions explicit. 2020-01-28 23:25:25 +01:00
MachinePipeliner.cpp [Pipeliner] Fix an assertion caused by iterator invalidation. 2019-11-14 13:08:06 -06:00
MachinePostDominators.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MachineRegionInfo.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MachineRegisterInfo.cpp CodeGen: Use Register 2020-01-30 15:01:56 -08:00
MachineScheduler.cpp [MachineScheduler] Ignore artificial edges when forming store chains 2020-01-29 16:23:01 +00:00
MachineSink.cpp PostRA Machine Sink should take care of COPY defining register that is a sub-register by another COPY source operand 2019-12-17 15:20:43 +03:00
MachineSizeOpts.cpp [PGO][PGSO] Handle MBFIWrapper 2020-01-31 09:36:55 -08:00
MachineSSAUpdater.cpp [CodeGen] Make use of MachineInstrBuilder::getReg 2020-01-23 13:38:13 +00:00
MachineTraceMetrics.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MachineVerifier.cpp [MachineVerifier] Simplify and delete LLVM_VERIFY_MACHINEINSTRS from a comment. NFC 2020-01-27 00:31:23 -08:00
MacroFusion.cpp [NFC][MacroFusion] Adding the assertion if someone want to fuse more than 2 instructions 2019-12-10 03:10:21 +00:00
MBFIWrapper.cpp [MBFI] Move BranchFolding::MBFIWrapper to its own files. NFC. 2020-01-28 10:58:46 -08:00
MIRCanonicalizerPass.cpp [llvm] Fixing MIRVRegNamerUtils to properly handle 2+ MachineBasicBlocks. 2019-12-04 18:36:08 -05:00
MIRNamerPass.cpp [llvm] Fixing MIRVRegNamerUtils to properly handle 2+ MachineBasicBlocks. 2019-12-04 18:36:08 -05:00
MIRPrinter.cpp Make llvm::StringRef to std::string conversions explicit. 2020-01-28 23:25:25 +01:00
MIRPrintingPass.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MIRVRegNamerUtils.cpp [llvm][MIRVRegNamerUtils] Adding hashing on FrameIndex MachineOperands. 2020-01-13 13:39:54 -05:00
MIRVRegNamerUtils.h [NFC][llvm][MIRVRegNamerUtils] Moving methods around. Making some private. 2019-12-12 03:32:53 -05:00
ModuloSchedule.cpp [ModuloSchedule] Fix data types in ModuloScheduleExpander::isLoopCarried 2019-12-09 07:37:00 -08:00
NonRelocatableStringpool.cpp [Dsymutil][Debuginfo][NFC] Reland: Refactor dsymutil to separate DWARF optimizing part. #2. 2020-01-08 14:15:31 +03:00
OptimizePHIs.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
ParallelCG.cpp Move CodeGenFileType enum to Support/CodeGen.h 2019-11-13 16:39:34 -08:00
PatchableFunction.cpp [PatchableFunction] Use an empty DebugLoc 2020-02-01 14:12:06 -08:00
PeepholeOptimizer.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
PHIElimination.cpp Revert "[PHIEliminate] Move dbg values after phi and label" 2020-01-16 14:01:27 +00:00
PHIEliminationUtils.cpp
PHIEliminationUtils.h
PostRAHazardRecognizer.cpp Replace wrongly deleted header banner, fix formatting 2019-11-14 10:21:42 -08:00
PostRASchedulerList.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
PreISelIntrinsicLowering.cpp [Alignement][NFC] Deprecate untyped CreateAlignedLoad 2020-01-23 13:34:32 +01:00
ProcessImplicitDefs.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
PrologEpilogInserter.cpp [WebAssembly][InstrEmitter] Foundation for multivalue call lowering 2020-01-21 11:13:46 -08:00
PseudoSourceValue.cpp
ReachingDefAnalysis.cpp [RDA][ARM] Move functionality into RDA 2020-01-29 03:27:47 -05:00
README.txt
RegAllocBase.cpp
RegAllocBase.h
RegAllocBasic.cpp
RegAllocFast.cpp [NFC] Fixes -Wrange-loop-analysis warnings 2020-01-01 20:01:37 +01:00
RegAllocGreedy.cpp [TargetRegisterInfo] Make the heuristic to skip region split overridable by the target 2020-02-03 11:30:35 -08:00
RegAllocPBQP.cpp
RegisterClassInfo.cpp RegisterClassInfo::computePSetLimit - assert that we actually find a register. 2020-01-15 12:18:12 +00:00
RegisterCoalescer.cpp [RegisterCoalescer] Fix the creation of subranges when rematerialization is used 2019-12-05 16:32:30 -08:00
RegisterCoalescer.h
RegisterPressure.cpp
RegisterScavenging.cpp [MCRegInfo] Add forward sub and super register iterators. (NFC) 2019-12-05 09:29:26 +00:00
RegisterUsageInfo.cpp
RegUsageInfoCollector.cpp Reland [AArch64][DebugInfo] Do not recompute CalleeSavedStackSize (Take 2) 2019-10-29 16:13:07 +00:00
RegUsageInfoPropagate.cpp
RenameIndependentSubregs.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
ResetMachineFunctionPass.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
SafeStack.cpp [NFC] Refactor InlineResult for readability 2020-01-15 13:34:20 -08:00
SafeStackColoring.cpp
SafeStackColoring.h
SafeStackLayout.cpp
SafeStackLayout.h
ScalarizeMaskedMemIntrin.cpp [Alignment][NFC] Use Align with CreateAlignedStore 2020-01-23 17:34:32 +01:00
ScheduleDAG.cpp
ScheduleDAGInstrs.cpp Let targets adjust operand latency of bundles 2020-01-10 14:56:53 -08:00
ScheduleDAGPrinter.cpp Make llvm::StringRef to std::string conversions explicit. 2020-01-28 23:25:25 +01:00
ScoreboardHazardRecognizer.cpp
ShadowStackGCLowering.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
ShrinkWrap.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
SjLjEHPrepare.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
SlotIndexes.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
Spiller.h
SpillPlacement.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
SpillPlacement.h
SplitKit.cpp Move LiveRangeCalc header to publicily available position. NFC 2019-10-17 03:12:51 +00:00
SplitKit.h Move LiveRangeCalc header to publicily available position. NFC 2019-10-17 03:12:51 +00:00
StackColoring.cpp Reland "[StackColoring] Remap PseudoSourceValue frame indices via MachineFunction::getPSVManager()"" 2020-01-27 15:58:49 -08:00
StackMapLivenessAnalysis.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
StackMaps.cpp [StackMaps] Be explicit about label formation [NFC] (try 2) 2019-12-19 14:05:30 -08:00
StackProtector.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
StackSlotColoring.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
SwiftErrorValueTracking.cpp Prune a LegacyDivergenceAnalysis and MachineLoopInfo include each 2019-10-19 01:31:09 +00:00
SwitchLoweringUtils.cpp [PGO][PGSO] TargetLowering/TargetTransformationInfo/SwitchLoweringUtils part. 2019-10-31 13:22:56 -07:00
TailDuplication.cpp [PGO][PGSO] Handle MBFIWrapper 2020-01-31 09:36:55 -08:00
TailDuplicator.cpp [PGO][PGSO] Handle MBFIWrapper 2020-01-31 09:36:55 -08:00
TargetFrameLoweringImpl.cpp [WebAssembly] Track frame registers through VReg and local allocation 2020-01-17 17:23:56 -08:00
TargetInstrInfo.cpp [MachineScheduler] Allow clustering mem ops with complex addresses 2020-01-22 14:28:24 +00:00
TargetLoweringBase.cpp [LegalizeTypes][X86] Add a new strategy for type legalizing f16 type that softens it to i16, but promotes to f32 around arithmetic ops. 2020-02-01 11:21:04 -08:00
TargetLoweringObjectFileImpl.cpp Make llvm::StringRef to std::string conversions explicit. 2020-01-28 23:25:25 +01:00
TargetOptionsImpl.cpp Ignore "no-frame-pointer-elim" and "no-frame-pointer-elim-non-leaf" in favor of "frame-pointer" 2019-12-30 09:46:19 -08:00
TargetPassConfig.cpp [CodeGen] Move fentry-insert, xray-instrumentation and patchable-function before addPreEmitPass() 2020-01-19 00:09:46 -08:00
TargetRegisterInfo.cpp [TargetRegisterInfo] Make the heuristic to skip region split overridable by the target 2020-02-03 11:30:35 -08:00
TargetSchedule.cpp
TargetSubtargetInfo.cpp [Scheduling][ARM] Consistently enable PostRA Machine scheduling 2019-11-05 10:44:55 +00:00
TwoAddressInstructionPass.cpp [NFC] Fix trivial typos in comments 2020-01-06 10:50:26 +00:00
TypePromotion.cpp [TypePromotion] Use SetVectors instead of PtrSets 2020-01-07 14:51:54 +00:00
UnreachableBlockElim.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
ValueTypes.cpp [NFC] Use default case in EVT::getEVTString 2019-12-04 11:06:49 +00:00
VirtRegMap.cpp
WasmEHPrepare.cpp [IR] Split out target specific intrinsic enums into separate headers 2019-12-11 18:02:14 -08:00
WinEHPrepare.cpp Add missing includes needed to prune LLVMContext.h include, NFC 2019-11-14 15:23:15 -08:00
XRayInstrumentation.cpp [xray] Allow instrumenting only function entry and/or only function exit 2020-01-17 13:32:34 -08:00

//===---------------------------------------------------------------------===//

Common register allocation / spilling problem:

        mul lr, r4, lr
        str lr, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        ldr r4, [sp, #+52]
        mla r4, r3, lr, r4

can be:

        mul lr, r4, lr
        mov r4, lr
        str lr, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        mla r4, r3, lr, r4

and then "merge" mul and mov:

        mul r4, r4, lr
        str r4, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        mla r4, r3, lr, r4

It also increase the likelihood the store may become dead.

//===---------------------------------------------------------------------===//

bb27 ...
        ...
        %reg1037 = ADDri %reg1039, 1
        %reg1038 = ADDrs %reg1032, %reg1039, %noreg, 10
    Successors according to CFG: 0x8b03bf0 (#5)

bb76 (0x8b03bf0, LLVM BB @0x8b032d0, ID#5):
    Predecessors according to CFG: 0x8b0c5f0 (#3) 0x8b0a7c0 (#4)
        %reg1039 = PHI %reg1070, mbb<bb76.outer,0x8b0c5f0>, %reg1037, mbb<bb27,0x8b0a7c0>

Note ADDri is not a two-address instruction. However, its result %reg1037 is an
operand of the PHI node in bb76 and its operand %reg1039 is the result of the
PHI node. We should treat it as a two-address code and make sure the ADDri is
scheduled after any node that reads %reg1039.

//===---------------------------------------------------------------------===//

Use local info (i.e. register scavenger) to assign it a free register to allow
reuse:
        ldr r3, [sp, #+4]
        add r3, r3, #3
        ldr r2, [sp, #+8]
        add r2, r2, #2
        ldr r1, [sp, #+4]  <==
        add r1, r1, #1
        ldr r0, [sp, #+4]
        add r0, r0, #2

//===---------------------------------------------------------------------===//

LLVM aggressively lift CSE out of loop. Sometimes this can be negative side-
effects:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
load [i + R1]
...
load [i + R2]
...
load [i + R3]

Suppose there is high register pressure, R1, R2, R3, can be spilled. We need
to implement proper re-materialization to handle this:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
R1 = X + 4  @ re-materialized
load [i + R1]
...
R2 = X + 7 @ re-materialized
load [i + R2]
...
R3 = X + 15 @ re-materialized
load [i + R3]

Furthermore, with re-association, we can enable sharing:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
T = i + X
load [T + 4]
...
load [T + 7]
...
load [T + 15]
//===---------------------------------------------------------------------===//

It's not always a good idea to choose rematerialization over spilling. If all
the load / store instructions would be folded then spilling is cheaper because
it won't require new live intervals / registers. See 2003-05-31-LongShifts for
an example.

//===---------------------------------------------------------------------===//

With a copying garbage collector, derived pointers must not be retained across
collector safe points; the collector could move the objects and invalidate the
derived pointer. This is bad enough in the first place, but safe points can
crop up unpredictably. Consider:

        %array = load { i32, [0 x %obj] }** %array_addr
        %nth_el = getelementptr { i32, [0 x %obj] }* %array, i32 0, i32 %n
        %old = load %obj** %nth_el
        %z = div i64 %x, %y
        store %obj* %new, %obj** %nth_el

If the i64 division is lowered to a libcall, then a safe point will (must)
appear for the call site. If a collection occurs, %array and %nth_el no longer
point into the correct object.

The fix for this is to copy address calculations so that dependent pointers
are never live across safe point boundaries. But the loads cannot be copied
like this if there was an intervening store, so may be hard to get right.

Only a concurrent mutator can trigger a collection at the libcall safe point.
So single-threaded programs do not have this requirement, even with a copying
collector. Still, LLVM optimizations would probably undo a front-end's careful
work.

//===---------------------------------------------------------------------===//

The ocaml frametable structure supports liveness information. It would be good
to support it.

//===---------------------------------------------------------------------===//

The FIXME in ComputeCommonTailLength in BranchFolding.cpp needs to be
revisited. The check is there to work around a misuse of directives in inline
assembly.

//===---------------------------------------------------------------------===//

It would be good to detect collector/target compatibility instead of silently
doing the wrong thing.

//===---------------------------------------------------------------------===//

It would be really nice to be able to write patterns in .td files for copies,
which would eliminate a bunch of explicit predicates on them (e.g. no side
effects).  Once this is in place, it would be even better to have tblgen
synthesize the various copy insertion/inspection methods in TargetInstrInfo.

//===---------------------------------------------------------------------===//

Stack coloring improvements:

1. Do proper LiveStacks analysis on all stack objects including those which are
   not spill slots.
2. Reorder objects to fill in gaps between objects.
   e.g. 4, 1, <gap>, 4, 1, 1, 1, <gap>, 4 => 4, 1, 1, 1, 1, 4, 4

//===---------------------------------------------------------------------===//

The scheduler should be able to sort nearby instructions by their address. For
example, in an expanded memset sequence it's not uncommon to see code like this:

  movl $0, 4(%rdi)
  movl $0, 8(%rdi)
  movl $0, 12(%rdi)
  movl $0, 0(%rdi)

Each of the stores is independent, and the scheduler is currently making an
arbitrary decision about the order.

//===---------------------------------------------------------------------===//

Another opportunitiy in this code is that the $0 could be moved to a register:

  movl $0, 4(%rdi)
  movl $0, 8(%rdi)
  movl $0, 12(%rdi)
  movl $0, 0(%rdi)

This would save substantial code size, especially for longer sequences like
this. It would be easy to have a rule telling isel to avoid matching MOV32mi
if the immediate has more than some fixed number of uses. It's more involved
to teach the register allocator how to do late folding to recover from
excessive register pressure.