1
0
mirror of https://github.com/RPCS3/llvm-mirror.git synced 2024-10-19 19:12:56 +02:00
llvm-mirror/lib/Target/SystemZ
Zhan Jun Liau f045dd3779 [SystemZ] Test commit - remove idea from README
Remove a comment about not supporting LRVH/STRVH from the README
LRVH/STRVH are being generated as of r269688

llvm-svn: 270092
2016-05-19 18:30:17 +00:00
..
AsmParser Move MCTargetAsmParser.h to llvm/MC/MCParser where it belongs. 2016-01-27 10:01:28 +00:00
Disassembler [SystemZ] Call tryAddingSymbolicOperand in the disassembler 2016-04-15 19:55:58 +00:00
InstPrinter Remove autoconf support 2016-01-26 21:29:08 +00:00
MCTargetDesc Delete Reloc::Default. 2016-05-18 22:04:49 +00:00
TargetInfo Remove autoconf support 2016-01-26 21:29:08 +00:00
CMakeLists.txt
LLVMBuild.txt
README.txt [SystemZ] Test commit - remove idea from README 2016-05-19 18:30:17 +00:00
SystemZ.h [SystemZ] Add vector intrinsics 2015-05-05 19:31:09 +00:00
SystemZ.td [SystemZ] Add CodeGen support for scalar f64 ops in vector registers 2015-05-05 19:28:34 +00:00
SystemZAsmPrinter.cpp [SystemZ] Support conditional indirect sibling calls via BCR 2016-04-11 12:12:32 +00:00
SystemZAsmPrinter.h
SystemZCallingConv.cpp [SystemZ] Fix ABI for i128 argument and return types 2016-02-19 14:10:21 +00:00
SystemZCallingConv.h [SystemZ] Fix ABI for i128 argument and return types 2016-02-19 14:10:21 +00:00
SystemZCallingConv.td [SystemZ] Support Swift Calling Convention 2016-04-28 00:17:23 +00:00
SystemZConstantPoolValue.cpp Drop prelink support. 2015-11-17 00:51:23 +00:00
SystemZConstantPoolValue.h Drop prelink support. 2015-11-17 00:51:23 +00:00
SystemZElimCompare.cpp [SystemZ] Mark CC defs as dead whenever possible. 2016-05-02 09:37:40 +00:00
SystemZFrameLowering.cpp [SystemZ] Implement backchain attribute (recommit with fix). 2016-05-05 00:37:30 +00:00
SystemZFrameLowering.h Change eliminateCallFramePseudoInstr() to return an iterator 2016-03-31 18:33:38 +00:00
SystemZInstrBuilder.h PseudoSourceValue: Replace global manager with a manager in a machine function. 2015-08-11 23:09:45 +00:00
SystemZInstrFormats.td [SystemZ] Fix register ordering for BinaryRRF instructions 2016-05-18 13:24:57 +00:00
SystemZInstrFP.td [SystemZ] Avoid LER on z13 due to partial register dependencies 2016-03-14 13:50:03 +00:00
SystemZInstrInfo.cpp [foldMemoryOperand()] Pass LiveIntervals to enable liveness check. 2016-05-10 08:09:37 +00:00
SystemZInstrInfo.h [foldMemoryOperand()] Pass LiveIntervals to enable liveness check. 2016-05-10 08:09:37 +00:00
SystemZInstrInfo.td [SystemZ] Support LRVH and STRVH opcodes 2016-05-16 20:32:22 +00:00
SystemZInstrVector.td [SystemZ] Add vector intrinsics 2015-05-05 19:31:09 +00:00
SystemZISelDAGToDAG.cpp SDAG: Implement Select instead of SelectImpl in SystemZDAGToDAGISel 2016-05-13 22:42:08 +00:00
SystemZISelLowering.cpp [SystemZ] Support LRVH and STRVH opcodes 2016-05-16 20:32:22 +00:00
SystemZISelLowering.h [SystemZ] Support LRVH and STRVH opcodes 2016-05-16 20:32:22 +00:00
SystemZLDCleanup.cpp Add optimization bisect opt-in calls for SystemZ passes 2016-04-26 23:49:41 +00:00
SystemZLongBranch.cpp [NFC] Header cleanup 2016-04-18 09:17:29 +00:00
SystemZMachineFunctionInfo.cpp Fix typo "fuction" noticed in comments in AssumptionCache.h, and also all the other files that have the same typo. All comments, no functionality change! (Merely a "fuctionality" change.) 2015-07-29 22:32:47 +00:00
SystemZMachineFunctionInfo.h [SystemZ] Support llvm.frameaddress/llvm.returnaddress intrinsics 2016-04-04 12:44:55 +00:00
SystemZMCInstLower.cpp MC: Clean up MCExpr naming. NFC. 2015-05-30 01:25:56 +00:00
SystemZMCInstLower.h
SystemZOperands.td [SystemZ] Call tryAddingSymbolicOperand in the disassembler 2016-04-15 19:55:58 +00:00
SystemZOperators.td [SystemZ] Support LRVH and STRVH opcodes 2016-05-16 20:32:22 +00:00
SystemZPatterns.td [SystemZ] Add CodeGen support for v2f64 2015-05-05 19:26:48 +00:00
SystemZProcessors.td
SystemZRegisterInfo.cpp [SystemZ] Support Swift Calling Convention 2016-04-28 00:17:23 +00:00
SystemZRegisterInfo.h [SystemZ] [SSP] Add support for LOAD_STACK_GUARD. 2016-04-24 13:57:49 +00:00
SystemZRegisterInfo.td [SystemZ] Make the CCRegs regclass non-allocatable. 2015-10-29 16:13:55 +00:00
SystemZSelectionDAGInfo.cpp Remove getDataLayout() from TargetSelectionDAGInfo (had no users) 2015-07-09 02:10:08 +00:00
SystemZSelectionDAGInfo.h Rename TargetSelectionDAGInfo into SelectionDAGTargetInfo and move it to CodeGen/ 2016-01-27 16:32:26 +00:00
SystemZShortenInst.cpp livePhysRegs: Pass MBB by reference in addLive{Ins|Outs}(); NFC 2016-05-03 00:24:32 +00:00
SystemZSubtarget.cpp Revert r247692: Replace Triple with a new TargetTuple in MCTargetDesc/* and related. NFC. 2015-09-15 16:17:27 +00:00
SystemZSubtarget.h Rename TargetSelectionDAGInfo into SelectionDAGTargetInfo and move it to CodeGen/ 2016-01-27 16:32:26 +00:00
SystemZTargetMachine.cpp Delete Reloc::Default. 2016-05-18 22:04:49 +00:00
SystemZTargetMachine.h Delete Reloc::Default. 2016-05-18 22:04:49 +00:00
SystemZTargetTransformInfo.cpp [TTI] Make the cost APIs in TargetTransformInfo consistently use 'int' 2015-08-05 18:08:10 +00:00
SystemZTargetTransformInfo.h constify the Function parameter to the TTI creation callback and 2015-09-16 23:38:13 +00:00

//===---------------------------------------------------------------------===//
// Random notes about and ideas for the SystemZ backend.
//===---------------------------------------------------------------------===//

The initial backend is deliberately restricted to z10.  We should add support
for later architectures at some point.

--

SystemZDAGToDAGISel::SelectInlineAsmMemoryOperand() is passed "m" for all
inline asm memory constraints; it doesn't get to see the original constraint.
This means that it must conservatively treat all inline asm constraints
as the most restricted type, "R".

--

If an inline asm ties an i32 "r" result to an i64 input, the input
will be treated as an i32, leaving the upper bits uninitialised.
For example:

define void @f4(i32 *%dst) {
  %val = call i32 asm "blah $0", "=r,0" (i64 103)
  store i32 %val, i32 *%dst
  ret void
}

from CodeGen/SystemZ/asm-09.ll will use LHI rather than LGHI.
to load 103.  This seems to be a general target-independent problem.

--

The tuning of the choice between LOAD ADDRESS (LA) and addition in
SystemZISelDAGToDAG.cpp is suspect.  It should be tweaked based on
performance measurements.

--

There is no scheduling support.

--

We don't use the BRANCH ON INDEX instructions.

--

We don't use the TEST DATA CLASS instructions.

--

We only use MVC, XC and CLC for constant-length block operations.
We could extend them to variable-length operations too,
using EXECUTE RELATIVE LONG.

MVCIN, MVCLE and CLCLE may be worthwhile too.

--

We don't use CUSE or the TRANSLATE family of instructions for string
operations.  The TRANSLATE ones are probably more difficult to exploit.

--

We don't take full advantage of builtins like fabsl because the calling
conventions require f128s to be returned by invisible reference.

--

ADD LOGICAL WITH SIGNED IMMEDIATE could be useful when we need to
produce a carry.  SUBTRACT LOGICAL IMMEDIATE could be useful when we
need to produce a borrow.  (Note that there are no memory forms of
ADD LOGICAL WITH CARRY and SUBTRACT LOGICAL WITH BORROW, so the high
part of 128-bit memory operations would probably need to be done
via a register.)

--

We don't use ICM or STCM.

--

DAGCombiner doesn't yet fold truncations of extended loads.  Functions like:

    unsigned long f (unsigned long x, unsigned short *y)
    {
      return (x << 32) | *y;
    }

therefore end up as:

        sllg    %r2, %r2, 32
        llgh    %r0, 0(%r3)
        lr      %r2, %r0
        br      %r14

but truncating the load would give:

        sllg    %r2, %r2, 32
        lh      %r2, 0(%r3)
        br      %r14

--

Functions like:

define i64 @f1(i64 %a) {
  %and = and i64 %a, 1
  ret i64 %and
}

ought to be implemented as:

        lhi     %r0, 1
        ngr     %r2, %r0
        br      %r14

but two-address optimisations reverse the order of the AND and force:

        lhi     %r0, 1
        ngr     %r0, %r2
        lgr     %r2, %r0
        br      %r14

CodeGen/SystemZ/and-04.ll has several examples of this.

--

Out-of-range displacements are usually handled by loading the full
address into a register.  In many cases it would be better to create
an anchor point instead.  E.g. for:

define void @f4a(i128 *%aptr, i64 %base) {
  %addr = add i64 %base, 524288
  %bptr = inttoptr i64 %addr to i128 *
  %a = load volatile i128 *%aptr
  %b = load i128 *%bptr
  %add = add i128 %a, %b
  store i128 %add, i128 *%aptr
  ret void
}

(from CodeGen/SystemZ/int-add-08.ll) we load %base+524288 and %base+524296
into separate registers, rather than using %base+524288 as a base for both.

--

Dynamic stack allocations round the size to 8 bytes and then allocate
that rounded amount.  It would be simpler to subtract the unrounded
size from the copy of the stack pointer and then align the result.
See CodeGen/SystemZ/alloca-01.ll for an example.

--

If needed, we can support 16-byte atomics using LPQ, STPQ and CSDG.

--

We might want to model all access registers and use them to spill
32-bit values.

--

We might want to use 'j .+2' as a trap instruction, like gcc does.  It can
also be made conditional like the return instruction, allowing us to utilize
compare-and-trap and load-and-trap instructions.

--

We might want to use the 'overflow' condition of eg. AR to support
llvm.sadd.with.overflow.i32 and related instructions - the generated code
for signed overflow check is currently quite bad.  This would improve
the results of using -ftrapv.