.. |
AsmParser
|
[AMDGPU] Implement wave64 DWARF register mapping
|
2020-02-25 14:00:01 -05:00 |
Disassembler
|
[AMDGPU] Remove AMDGPURegisterInfo
|
2020-02-11 11:13:38 -08:00 |
MCTargetDesc
|
[MCInstPrinter] Pass Address parameter to MCOI::OPERAND_PCREL typed operands. NFC
|
2020-03-26 08:21:15 -07:00 |
TargetInfo
|
|
|
Utils
|
[AMDGPU] Handle SMRD signed offset immediate
|
2020-04-02 17:41:52 -07:00 |
AMDGPU.h
|
AMDGPU: Stop setting attributes based on TargetOptions
|
2020-03-27 13:13:43 -07:00 |
AMDGPU.td
|
AMDGPU: Add feature for fast f32 denormals
|
2020-04-04 20:01:24 -04:00 |
AMDGPUAliasAnalysis.cpp
|
|
|
AMDGPUAliasAnalysis.h
|
|
|
AMDGPUAlwaysInlinePass.cpp
|
AMDGPU: Hack out noinline on functions using LDS globals
|
2020-04-02 14:12:07 -04:00 |
AMDGPUAnnotateKernelFeatures.cpp
|
AMDGPU: Fix annotate kernel features through casted calls
|
2020-04-04 20:44:44 -04:00 |
AMDGPUAnnotateUniformValues.cpp
|
|
|
AMDGPUArgumentUsageInfo.cpp
|
AMDGPU: Add flag to used fixed function ABI
|
2020-03-13 13:27:05 -07:00 |
AMDGPUArgumentUsageInfo.h
|
AMDGPU: Initial, crude support for indirect calls
|
2020-03-18 12:03:48 -04:00 |
AMDGPUAsmPrinter.cpp
|
AMDGPU: Initial, crude support for indirect calls
|
2020-03-18 12:03:48 -04:00 |
AMDGPUAsmPrinter.h
|
[AsmPrinter][MCStreamer] De-capitalize EmitInstruction and EmitCFI*
|
2020-02-13 22:08:55 -08:00 |
AMDGPUAtomicOptimizer.cpp
|
[AMDGPU] New llvm.amdgcn.ballot intrinsic
|
2020-03-31 10:35:39 +02:00 |
AMDGPUCallingConv.td
|
AMDGPU: Allow i16 shader arguments
|
2020-01-27 06:55:32 -08:00 |
AMDGPUCallLowering.cpp
|
[Alignment][NFC] Transition to inferAlignFromPtrInfo
|
2020-03-31 08:06:49 +00:00 |
AMDGPUCallLowering.h
|
[Alignment][NFC] Transition to inferAlignFromPtrInfo
|
2020-03-31 08:06:49 +00:00 |
AMDGPUCodeGenPrepare.cpp
|
AMDGPU: Remove denormal subtarget features
|
2020-04-02 17:17:12 -04:00 |
AMDGPUCombine.td
|
AMDGPU/GlobalISel: Form CVT_F32_UBYTE0
|
2020-03-30 17:45:55 -04:00 |
AMDGPUFeatures.td
|
AMDGPU: Remove denormal subtarget features
|
2020-04-02 17:17:12 -04:00 |
AMDGPUFixFunctionBitcasts.cpp
|
|
|
AMDGPUFrameLowering.cpp
|
|
|
AMDGPUFrameLowering.h
|
[Alignment][NFC] Deprecate Align::None()
|
2020-01-24 12:53:58 +01:00 |
AMDGPUGenRegisterBankInfo.def
|
AMDGPU/GlobalISel: Fix RegBankSelect for G_INSERT_VECTOR_ELT
|
2020-01-22 10:57:50 -05:00 |
AMDGPUGISel.td
|
AMDGPU/GlobalISel: Form CVT_F32_UBYTE0
|
2020-03-30 17:45:55 -04:00 |
AMDGPUGlobalISelUtils.cpp
|
AMDGPU/GlobalISel: Select G_SHUFFLE_VECTOR
|
2020-02-21 13:35:40 -05:00 |
AMDGPUGlobalISelUtils.h
|
AMDGPU/GlobalISel: Start selecting image intrinsics
|
2020-03-30 17:33:04 -04:00 |
AMDGPUHSAMetadataStreamer.cpp
|
Make llvm::StringRef to std::string conversions explicit.
|
2020-01-28 23:25:25 +01:00 |
AMDGPUHSAMetadataStreamer.h
|
|
|
AMDGPUInline.cpp
|
[Inliner] Inlining should honor nobuiltin attributes
|
2020-02-28 07:34:14 -08:00 |
AMDGPUInstrInfo.cpp
|
[AMDGPU] Remove AMDGPURegisterInfo
|
2020-02-11 11:13:38 -08:00 |
AMDGPUInstrInfo.h
|
AMDGPU/GlobalISel: Change intrinsic ID for _L to _LZ opt
|
2020-04-01 13:03:02 -04:00 |
AMDGPUInstrInfo.td
|
AMDGPU/GlobalISel: Fix llvm.amdgcn.div.fmas.ll
|
2020-04-06 11:50:16 -04:00 |
AMDGPUInstructions.td
|
AMDGPU: Remove denormal subtarget features
|
2020-04-02 17:17:12 -04:00 |
AMDGPUInstructionSelector.cpp
|
AMDGPU/GlobalISel: Select llvm.amdgcn.div.scale
|
2020-04-06 11:50:19 -04:00 |
AMDGPUInstructionSelector.h
|
AMDGPU/GlobalISel: Select llvm.amdgcn.div.scale
|
2020-04-06 11:50:19 -04:00 |
AMDGPUISelDAGToDAG.cpp
|
AMDGPU: Use DAG patterns for div_fmas
|
2020-04-06 09:28:30 -04:00 |
AMDGPUISelLowering.cpp
|
AMDGPU: Remove denormal subtarget features
|
2020-04-02 17:17:12 -04:00 |
AMDGPUISelLowering.h
|
AMDGPU/GlobalISel: Implement computeNumSignBitsForTargetInstr
|
2020-03-23 15:02:30 -04:00 |
AMDGPULegalizerInfo.cpp
|
AMDGPU/GlobalISel: Change intrinsic ID for _L to _LZ opt
|
2020-04-01 13:03:02 -04:00 |
AMDGPULegalizerInfo.h
|
AMDGPU/GlobalISel: Legalize 64-bit G_UDIV/G_UREM
|
2020-03-30 10:57:37 -04:00 |
AMDGPULibCalls.cpp
|
AMDGPU: Stop setting attributes based on TargetOptions
|
2020-03-27 13:13:43 -07:00 |
AMDGPULibFunc.cpp
|
[TypeSize] Allow returning scalable size in implicit conversion to uint64_t
|
2020-03-15 13:48:49 +00:00 |
AMDGPULibFunc.h
|
Make llvm::StringRef to std::string conversions explicit.
|
2020-01-28 23:25:25 +01:00 |
AMDGPULowerIntrinsics.cpp
|
AMDGPU: Add flag to control mem intrinsic expansion
|
2020-02-03 14:26:01 -08:00 |
AMDGPULowerKernelArguments.cpp
|
Remove "mask" operand from shufflevector.
|
2020-03-31 13:08:59 -07:00 |
AMDGPULowerKernelAttributes.cpp
|
|
|
AMDGPUMachineCFGStructurizer.cpp
|
|
|
AMDGPUMachineFunction.cpp
|
AMDGPU: Remove denormal subtarget features
|
2020-04-02 17:17:12 -04:00 |
AMDGPUMachineFunction.h
|
|
|
AMDGPUMachineModuleInfo.cpp
|
|
|
AMDGPUMachineModuleInfo.h
|
|
|
AMDGPUMacroFusion.cpp
|
[AMDGPU] Extend macro fusion for ADDC and SUBB to SUBBREV
|
2020-03-11 17:59:21 +00:00 |
AMDGPUMacroFusion.h
|
|
|
AMDGPUMCInstLower.cpp
|
[AsmPrinter][MCStreamer] De-capitalize EmitInstruction and EmitCFI*
|
2020-02-13 22:08:55 -08:00 |
AMDGPUOpenCLEnqueuedBlockLowering.cpp
|
Avoid SmallString.h include in MD5.h, NFC
|
2020-02-26 09:10:24 -08:00 |
AMDGPUPerfHintAnalysis.cpp
|
|
|
AMDGPUPerfHintAnalysis.h
|
|
|
AMDGPUPostLegalizerCombiner.cpp
|
AMDGPU/GlobalISel: Form CVT_F32_UBYTE0
|
2020-03-30 17:45:55 -04:00 |
AMDGPUPreLegalizerCombiner.cpp
|
AMDGPU/GlobalISel: Introduce post-legalize combiner
|
2020-02-24 22:12:12 -05:00 |
AMDGPUPrintfRuntimeBinding.cpp
|
|
|
AMDGPUPromoteAlloca.cpp
|
Remove SequentialType from the type heirarchy.
|
2020-04-06 17:03:49 -07:00 |
AMDGPUPropagateAttributes.cpp
|
[AMDGPU] Propagate amdgpu-waves-per-eu to callees
|
2020-03-26 14:43:44 -07:00 |
AMDGPUPTNote.h
|
|
|
AMDGPURegisterBankInfo.cpp
|
[Alignment][NFC] Transitionning more getMachineMemOperand call sites
|
2020-03-31 08:36:18 +00:00 |
AMDGPURegisterBankInfo.h
|
AMDGPU/GlobalISel: Handle sbfe/ubfe intrinsic
|
2020-02-17 09:20:13 -05:00 |
AMDGPURegisterBanks.td
|
[AMDGPU] Define 16 bit VGPR subregs
|
2020-03-31 11:49:06 -07:00 |
AMDGPURewriteOutArguments.cpp
|
Remove "mask" operand from shufflevector.
|
2020-03-31 13:08:59 -07:00 |
AMDGPUSearchableTables.td
|
AMDGPU: llvm.amdgcn.writelane is a source of divergence
|
2020-02-12 09:12:56 +01:00 |
AMDGPUSubtarget.cpp
|
AMDGPU: Add feature for fast f32 denormals
|
2020-04-04 20:01:24 -04:00 |
AMDGPUSubtarget.h
|
AMDGPU: Add feature for fast f32 denormals
|
2020-04-04 20:01:24 -04:00 |
AMDGPUTargetMachine.cpp
|
[AMDGPU] Disable 'Skip Uniform Regions' optimization by default for AMDGPU.
|
2020-04-06 09:05:58 -04:00 |
AMDGPUTargetMachine.h
|
AMDGPU: Add flag to used fixed function ABI
|
2020-03-13 13:27:05 -07:00 |
AMDGPUTargetObjectFile.cpp
|
|
|
AMDGPUTargetObjectFile.h
|
|
|
AMDGPUTargetTransformInfo.cpp
|
AMDGPU: Remove denormal subtarget features
|
2020-04-02 17:17:12 -04:00 |
AMDGPUTargetTransformInfo.h
|
AMDGPU: Remove denormal subtarget features
|
2020-04-02 17:17:12 -04:00 |
AMDGPUUnifyDivergentExitNodes.cpp
|
[AMDGPU] Fix AMDGPUUnifyDivergentExitNodes
|
2020-03-18 16:49:30 +01:00 |
AMDGPUUnifyMetadata.cpp
|
|
|
AMDILCFGStructurizer.cpp
|
|
|
AMDKernelCodeT.h
|
|
|
BUFInstructions.td
|
AMDGPU: Don't use separate cache arguments for s_buffer_load node
|
2020-01-30 14:15:26 -08:00 |
CaymanInstructions.td
|
AMDGPU/EG,CM: Implement fsqrt using recip(rsqrt(x)) instead of x * rsqrt(x)
|
2020-02-05 00:24:07 -05:00 |
CMakeLists.txt
|
[AMDGPU] Add SIPreEmitPeephole pass.
|
2020-03-25 15:35:35 +00:00 |
DSInstructions.td
|
[AMDGPU] Fix DS_WRITE_B32 patterns
|
2020-02-19 13:42:16 -08:00 |
EvergreenInstructions.td
|
[AMDGPU] Add ISD::FSHR -> ALIGNBIT support
|
2020-03-12 20:16:57 +00:00 |
FLATInstructions.td
|
AMDGPU/GlobalISel: Fix not using global atomics on gfx9+
|
2020-01-27 07:42:42 -08:00 |
GCNDPPCombine.cpp
|
|
|
GCNHazardRecognizer.cpp
|
|
|
GCNHazardRecognizer.h
|
|
|
GCNILPSched.cpp
|
|
|
GCNIterativeScheduler.cpp
|
[AMDGPU] Add file headers for few files where it is missing.
|
2020-01-31 02:06:41 +05:30 |
GCNIterativeScheduler.h
|
[AMDGPU] Add file headers for few files where it is missing.
|
2020-01-31 02:06:41 +05:30 |
GCNMinRegStrategy.cpp
|
[AMDGPU] Add file headers for few files where it is missing.
|
2020-01-31 02:06:41 +05:30 |
GCNNSAReassign.cpp
|
AMDGPU/GFX10: Fix NSA reassign pass when operands are undef
|
2020-02-01 22:41:40 +01:00 |
GCNProcessors.td
|
|
|
GCNRegBankReassign.cpp
|
[AMDGPU] Stabilize sort order
|
2020-03-28 20:20:14 +01:00 |
GCNRegPressure.cpp
|
[AMDGPU] Fix assumption about LaneBitmask content
|
2020-02-19 09:07:11 -08:00 |
GCNRegPressure.h
|
Upgrade some instances of std::sort to llvm::sort. NFC.
|
2020-03-28 19:23:29 +01:00 |
GCNSchedStrategy.cpp
|
[AMDGPU] Remove dubious logic in bidirectional list scheduler
|
2020-02-28 21:35:34 +00:00 |
GCNSchedStrategy.h
|
[AMDGPU] Attempt to reschedule withou clustering
|
2020-01-27 10:27:16 -08:00 |
LLVMBuild.txt
|
|
|
MIMGInstructions.td
|
AMDGPU/GlobalISel: Change intrinsic ID for _L to _LZ opt
|
2020-04-01 13:03:02 -04:00 |
R600.td
|
|
|
R600AsmPrinter.cpp
|
[MC] Add MCStreamer::emitInt{8,16,32,64}
|
2020-02-29 09:40:21 -08:00 |
R600AsmPrinter.h
|
[AsmPrinter][MCStreamer] De-capitalize EmitInstruction and EmitCFI*
|
2020-02-13 22:08:55 -08:00 |
R600ClauseMergePass.cpp
|
|
|
R600ControlFlowFinalizer.cpp
|
[AMDGPU] Make use of divideCeil. NFC.
|
2020-03-26 16:11:35 +00:00 |
R600Defines.h
|
|
|
R600EmitClauseMarkers.cpp
|
|
|
R600ExpandSpecialInstrs.cpp
|
[AMDGPU] Split R600 and GCN subregs
|
2020-02-10 08:29:56 -08:00 |
R600FrameLowering.cpp
|
CodeGen: Use Register in TargetFrameLowering
|
2020-04-07 17:07:44 -04:00 |
R600FrameLowering.h
|
CodeGen: Use Register in TargetFrameLowering
|
2020-04-07 17:07:44 -04:00 |
R600InstrFormats.td
|
|
|
R600InstrInfo.cpp
|
CodeGen: Use Register in TargetFrameLowering
|
2020-04-07 17:07:44 -04:00 |
R600InstrInfo.h
|
|
|
R600Instructions.td
|
AMDGPU: Remove denormal subtarget features
|
2020-04-02 17:17:12 -04:00 |
R600ISelLowering.cpp
|
CodeGen: Use Register in TargetFrameLowering
|
2020-04-07 17:07:44 -04:00 |
R600ISelLowering.h
|
|
|
R600MachineFunctionInfo.cpp
|
|
|
R600MachineFunctionInfo.h
|
|
|
R600MachineScheduler.cpp
|
|
|
R600MachineScheduler.h
|
|
|
R600OpenCLImageTypeLoweringPass.cpp
|
|
|
R600OptimizeVectorRegisters.cpp
|
|
|
R600Packetizer.cpp
|
|
|
R600Processors.td
|
|
|
R600RegisterInfo.cpp
|
[TBLGEN] Allow to override RC weight
|
2020-02-14 15:49:52 -08:00 |
R600RegisterInfo.h
|
[TBLGEN] Allow to override RC weight
|
2020-02-14 15:49:52 -08:00 |
R600RegisterInfo.td
|
[TBLGEN] Allow to override RC weight
|
2020-02-14 15:49:52 -08:00 |
R600Schedule.td
|
|
|
R700Instructions.td
|
|
|
SIAddIMGInit.cpp
|
[AMDGPU] Split R600 and GCN subregs
|
2020-02-10 08:29:56 -08:00 |
SIAnnotateControlFlow.cpp
|
AMDGPU: Fix extra type mangling on llvm.amdgcn.if.break
|
2020-02-03 07:02:05 -08:00 |
SIDefines.h
|
|
|
SIFixSGPRCopies.cpp
|
[AMDGPU] Propagate AGPR RC from PHI to its PHI operands
|
2020-04-03 11:23:02 -07:00 |
SIFixupVectorISel.cpp
|
AMDGPU/GlobalISel: Skip DAG hack passes on selected functions
|
2020-02-17 08:33:17 -08:00 |
SIFixVGPRCopies.cpp
|
|
|
SIFoldOperands.cpp
|
[AMDGPU] Extend constant folding for logical operations
|
2020-04-07 14:37:16 -04:00 |
SIFormMemoryClauses.cpp
|
|
|
SIFrameLowering.cpp
|
CodeGen: Use Register in TargetFrameLowering
|
2020-04-07 17:07:44 -04:00 |
SIFrameLowering.h
|
CodeGen: Use Register in TargetFrameLowering
|
2020-04-07 17:07:44 -04:00 |
SIInsertSkips.cpp
|
[AMDGPU] Add SIPreEmitPeephole pass.
|
2020-03-25 15:35:35 +00:00 |
SIInsertWaitcnts.cpp
|
[AMDGPU] Fix vccz after v_readlane/v_readfirstlane to vcc_lo/hi
|
2020-01-28 10:52:17 +00:00 |
SIInstrFormats.td
|
[AMDGPU] Add a16 feature to gfx10
|
2020-02-10 09:04:23 +01:00 |
SIInstrInfo.cpp
|
[AMDGPU] Implement copyPhysReg for 16 bit subregs
|
2020-04-07 14:22:46 -07:00 |
SIInstrInfo.h
|
CodeGen: Convert some TII hooks to use Register
|
2020-04-03 14:52:54 -04:00 |
SIInstrInfo.td
|
AMDGPU: Remove DisableInst feature
|
2020-04-06 09:27:44 -04:00 |
SIInstructions.td
|
AMDGPU/GlobalISel: Form CVT_F32_UBYTE0
|
2020-03-30 17:45:55 -04:00 |
SIISelLowering.cpp
|
[AMDGPU] Expand vector trunc stores from i16 to i8
|
2020-04-07 21:47:45 -07:00 |
SIISelLowering.h
|
AMDGPU: Fix using wrong instruction for FP conversion
|
2020-03-29 14:03:07 -04:00 |
SILoadStoreOptimizer.cpp
|
[AMDGPU] Fix crash in SILoadStoreOptimizer
|
2020-04-02 10:26:47 -07:00 |
SILowerControlFlow.cpp
|
[AMDGPU] Limit endcf-collapase to simple if
|
2020-04-07 10:27:23 -07:00 |
SILowerI1Copies.cpp
|
AMDGPU/GlobalISel: Skip DAG hack passes on selected functions
|
2020-02-17 08:33:17 -08:00 |
SILowerSGPRSpills.cpp
|
ArrayRef'ize restoreCalleeSavedRegisters. NFCI.
|
2020-02-29 09:50:23 +01:00 |
SIMachineFunctionInfo.cpp
|
[Alignment][NFC] Use more Align versions of various functions
|
2020-04-02 09:00:53 +00:00 |
SIMachineFunctionInfo.h
|
[AMDGPU] Add Scratch Wave Offset to Scratch Buffer Descriptor in entry functions
|
2020-03-19 15:35:16 -04:00 |
SIMachineScheduler.cpp
|
[AMDGPU] Use generated RegisterPressureSets enum
|
2020-02-18 10:34:03 -08:00 |
SIMachineScheduler.h
|
[AMDGPU] Use generated RegisterPressureSets enum
|
2020-02-18 10:34:03 -08:00 |
SIMemoryLegalizer.cpp
|
[AMDGPU] Bundle loads before post-RA scheduler
|
2020-01-24 11:33:38 -08:00 |
SIModeRegister.cpp
|
|
|
SIOptimizeExecMasking.cpp
|
|
|
SIOptimizeExecMaskingPreRA.cpp
|
[AMDGPU] Simplify exec copies
|
2020-03-12 14:54:19 -07:00 |
SIPeepholeSDWA.cpp
|
Fix unused function warning (PR44808)
|
2020-02-12 15:12:48 +01:00 |
SIPostRABundler.cpp
|
[AMDGPU] Drop const for value that is copied (NFC).
|
2020-03-30 10:59:59 +01:00 |
SIPreAllocateWWMRegs.cpp
|
|
|
SIPreEmitPeephole.cpp
|
[AMDGPU] Add SIPreEmitPeephole pass.
|
2020-03-25 15:35:35 +00:00 |
SIProgramInfo.h
|
|
|
SIRegisterInfo.cpp
|
CodeGen: More conversions to use Register
|
2020-04-07 18:54:36 -04:00 |
SIRegisterInfo.h
|
CodeGen: More conversions to use Register
|
2020-04-07 18:54:36 -04:00 |
SIRegisterInfo.td
|
[AMDGPU] Define 16 bit VGPR subregs
|
2020-03-31 11:49:06 -07:00 |
SIRemoveShortExecBranches.cpp
|
[AMDGPU] Don't remove short branches over kills
|
2020-02-03 09:26:52 +00:00 |
SISchedule.td
|
[AMDGPU] Fix the gfx10 scheduling model for f32 conversions
|
2020-03-10 19:31:24 +00:00 |
SIShrinkInstructions.cpp
|
AMDGPU: Use early return
|
2020-04-07 13:48:00 -04:00 |
SIWholeQuadMode.cpp
|
[AMDGPU] Fix whole wavefront mode
|
2020-03-17 17:23:23 +01:00 |
SMInstructions.td
|
AMDGPU/GlobalISel: Fix smrd loads of v4i64
|
2020-03-24 13:44:41 -04:00 |
SOPInstructions.td
|
[AMDGPU] Enable SEXT divergence driven selection.
|
2020-03-17 17:30:11 +03:00 |
VIInstrFormats.td
|
|
|
VIInstructions.td
|
|
|
VOP1Instructions.td
|
AMDGPU: Remove DisableInst feature
|
2020-04-06 09:27:44 -04:00 |
VOP2Instructions.td
|
AMDGPU: Remove DisableInst feature
|
2020-04-06 09:27:44 -04:00 |
VOP3Instructions.td
|
AMDGPU/GlobalISel: Fix llvm.amdgcn.div.fmas.ll
|
2020-04-06 11:50:16 -04:00 |
VOP3PInstructions.td
|
AMDGPU: Move dot intrinsic patterns to instruction def
|
2020-02-21 13:35:40 -05:00 |
VOPCInstructions.td
|
|
|
VOPInstructions.td
|
AMDGPU: Remove DisableInst feature
|
2020-04-06 09:27:44 -04:00 |