1
0
mirror of https://github.com/RPCS3/llvm-mirror.git synced 2024-11-22 18:54:02 +01:00
llvm-mirror/lib/CodeGen
2021-01-25 00:49:18 -08:00
..
AsmPrinter [llvm] Use isDigit (NFC) 2021-01-21 19:59:50 -08:00
GlobalISel Revert "[AArch64][GlobalISel] Implement widenScalar for signed overflow" 2021-01-22 14:32:11 -08:00
LiveDebugValues [CodeGen, Transforms] Use llvm::sort (NFC) 2021-01-14 20:30:31 -08:00
MIRParser [CodeGen] Try to make the print of memory operand alignment a little more user friendly. 2021-01-11 19:58:47 -08:00
SelectionDAG [XRay] Make __xray_customevent support non-Linux 2021-01-25 00:48:21 -08:00
AggressiveAntiDepBreaker.cpp
AggressiveAntiDepBreaker.h
AllocationOrder.cpp
AllocationOrder.h [NFC] Use [MC]Register in RegAllocGreedy 2020-10-23 11:30:53 -07:00
Analysis.cpp [CodeGen] Use llvm::append_range (NFC) 2021-01-21 19:59:46 -08:00
AtomicExpandPass.cpp [AtomicExpand] Avoid creating an unnamed libcall 2020-11-02 17:52:37 +00:00
BasicBlockSections.cpp [llvm] Set the default for -bbsections-cold-text-prefix to .text.split. 2020-10-14 12:16:36 -07:00
BasicTargetTransformInfo.cpp
BranchFolding.cpp [llvm] Use *::empty (NFC) 2021-01-16 09:40:55 -08:00
BranchFolding.h
BranchRelaxation.cpp
BreakFalseDeps.cpp [NFC][MC] Use MCRegister for ReachingDefAnalysis APIs 2020-10-22 08:47:35 -07:00
BuiltinGCs.cpp
CalcSpillWeights.cpp [ARM][RegAlloc] Add t2LoopEndDec 2020-12-10 12:14:23 +00:00
CallingConvLower.cpp [SVE] Deal with SVE tuple call arguments correctly when running out of registers 2020-11-12 08:41:50 +00:00
CFGuardLongjmp.cpp
CFIInstrInserter.cpp
CMakeLists.txt Reland "[NewPM][CodeGen] Introduce CodeGenPassBuilder to help build codegen pipeline" (again) 2020-12-29 16:39:55 -08:00
CodeGen.cpp [NFC][CodeGen] Split DwarfEHPrepare pass into an actual transform and an legacy-PM wrapper 2021-01-02 01:01:19 +03:00
CodeGenPassBuilder.cpp Reland "[NewPM][CodeGen] Introduce CodeGenPassBuilder to help build codegen pipeline" (again) 2020-12-29 16:39:55 -08:00
CodeGenPrepare.cpp [CodeGen] Use llvm::append_range (NFC) 2021-01-21 19:59:46 -08:00
CommandFlags.cpp [AIX][XCOFF] emit traceback table for function in aix 2020-12-11 17:50:25 -05:00
CriticalAntiDepBreaker.cpp
CriticalAntiDepBreaker.h
DeadMachineInstructionElim.cpp [DeadMachineInstrctionElim] Post order visit all blocks and Iteratively run DeadMachineInstructionElim pass until nothing dead 2020-11-21 00:43:23 +08:00
DetectDeadLanes.cpp DetectDeadLanes.cpp - remove unused headers. NFCI. 2020-11-25 11:38:28 +00:00
DFAPacketizer.cpp
DwarfEHPrepare.cpp [NFCI] DwarfEHPrepare: update DomTree in non-permissive mode, when present 2021-01-05 01:26:36 +03:00
EarlyIfConversion.cpp
EdgeBundles.cpp
ExecutionDomainFix.cpp
ExpandMemCmp.cpp
ExpandPostRAPseudos.cpp
ExpandReductions.cpp [Analysis] flatten enums for recurrence types 2021-01-01 12:20:16 -05:00
FaultMaps.cpp
FEntryInserter.cpp
FinalizeISel.cpp
FixupStatepointCallerSaved.cpp [Statepoint] Handle undef operands in statepoint. 2021-01-18 15:20:54 +03:00
FuncletLayout.cpp
GCMetadata.cpp
GCMetadataPrinter.cpp
GCRootLowering.cpp [SVE] Return StackOffset for TargetFrameLowering::getFrameIndexReference. 2020-11-05 11:02:18 +00:00
GCStrategy.cpp
GlobalMerge.cpp
HardwareLoops.cpp [HardwareLoops] Change order of SCEV expression construction for InitLoopCount. 2020-11-24 18:01:42 +00:00
IfConversion.cpp [CodeGen] Construct SmallVector with iterator ranges (NFC) 2020-12-31 09:39:11 -08:00
ImplicitNullChecks.cpp [AA] Split up LocationSize::unknown() 2020-11-26 18:39:55 +01:00
IndirectBrExpandPass.cpp
InlineSpiller.cpp [X86] Fix tile spill merge issue. 2021-01-19 10:51:42 +08:00
InterferenceCache.cpp
InterferenceCache.h
InterleavedAccessPass.cpp [CodeGen] Update transformations to use poison for shufflevector/insertelem's initial vector elem 2021-01-10 18:03:51 +09:00
InterleavedLoadCombinePass.cpp [CodeGen, DebugInfo] Use llvm::find_if (NFC) 2021-01-10 09:24:53 -08:00
IntrinsicLowering.cpp Introduce llvm.noalias.decl intrinsic 2021-01-16 09:20:45 +01:00
LatencyPriorityQueue.cpp
LazyMachineBlockFrequencyInfo.cpp
LexicalScopes.cpp [Target, Transforms] Use *Set::contains (NFC) 2021-01-08 18:39:54 -08:00
LiveDebugVariables.cpp [LiveDebugVariables] Strip all debug instructions from nodebug functions 2020-11-26 14:30:18 +00:00
LiveDebugVariables.h
LiveInterval.cpp
LiveIntervalCalc.cpp [llvm] Ensure newlines at the end of files (NFC) 2021-01-10 09:24:57 -08:00
LiveIntervals.cpp Revert "[X86][AMX] Fix tile config register spill issue." 2021-01-21 18:11:43 +08:00
LiveIntervalUnion.cpp [X86] AMX programming model. 2020-12-10 17:01:54 +08:00
LivePhysRegs.cpp
LiveRangeCalc.cpp
LiveRangeEdit.cpp VirtRegMap: Use Register 2020-12-22 20:56:14 -05:00
LiveRangeShrink.cpp
LiveRangeUtils.h
LiveRegMatrix.cpp [X86] AMX programming model. 2020-12-10 17:01:54 +08:00
LiveRegUnits.cpp
LiveStacks.cpp
LiveVariables.cpp [Target, Transforms] Use *Set::contains (NFC) 2021-01-08 18:39:54 -08:00
LLVMTargetMachine.cpp Reland "[NewPM][CodeGen] Introduce CodeGenPassBuilder to help build codegen pipeline" (again) 2020-12-29 16:39:55 -08:00
LocalStackSlotAllocation.cpp Change materializeFrameBaseRegister() to return register 2021-01-22 15:51:06 -08:00
LoopTraversal.cpp
LowerEmuTLS.cpp [LowerEmuTls] Copy dso_local from <var> to __emutls_v.<var> 2020-12-30 16:11:32 -08:00
LowLevelType.cpp
MachineBasicBlock.cpp [StringExtras] Rename SubsequentDelim to ListSeparator 2021-01-15 21:00:56 -08:00
MachineBlockFrequencyInfo.cpp
MachineBlockPlacement.cpp [CodeGen] Construct SmallVector with iterator ranges (NFC) 2020-12-31 09:39:11 -08:00
MachineBranchProbabilityInfo.cpp
MachineCheckDebugify.cpp [Debugify] Support checking Machine IR debug info 2020-12-16 22:17:25 -08:00
MachineCombiner.cpp [PowerPC] support register pressure reduction in machine combiner. 2021-01-24 21:28:21 -05:00
MachineCopyPropagation.cpp [NFC][Regalloc] Use MCRegister in MachineCopyPropagation 2020-10-13 09:05:08 -07:00
MachineCSE.cpp [CodeGen] Use llvm::append_range (NFC) 2021-01-21 19:59:46 -08:00
MachineDebugify.cpp [Debugify] Support checking Machine IR debug info 2020-12-16 22:17:25 -08:00
MachineDominanceFrontier.cpp
MachineDominators.cpp
MachineFrameInfo.cpp
MachineFunction.cpp [NFC] Add the getSizeInBytes() interface for MachineConstantPoolValue 2021-01-05 03:22:45 +00:00
MachineFunctionPass.cpp [NFC] Reduce include files dependency. 2020-12-03 18:25:05 +03:00
MachineFunctionPrinterPass.cpp [NewPM] Support --print-before/after in NPM 2020-12-03 16:52:14 -08:00
MachineFunctionSplitter.cpp [CodeGen] Add text section prefix for COFF object file 2020-12-08 18:56:21 +08:00
MachineInstr.cpp [XRay] Support DW_TAG_call_site and delete unneeded PATCHABLE_EVENT_CALL/PATCHABLE_TYPED_EVENT_CALL lowering 2021-01-25 00:49:18 -08:00
MachineInstrBundle.cpp
MachineLICM.cpp [MachineLoop] New helper isLoopInvariant() 2021-01-08 09:04:56 +00:00
MachineLoopInfo.cpp [MachineLoop] New helper isLoopInvariant() 2021-01-08 09:04:56 +00:00
MachineLoopUtils.cpp [CodeGen] Remove unused function isRegLiveInExitBlocks (NFC) 2021-01-12 21:43:48 -08:00
MachineModuleInfo.cpp [CodeGen] Use llvm::append_range (NFC) 2020-12-28 19:55:16 -08:00
MachineModuleInfoImpls.cpp
MachineOperand.cpp [CodeGen] Try to make the print of memory operand alignment a little more user friendly. 2021-01-11 19:58:47 -08:00
MachineOptimizationRemarkEmitter.cpp
MachineOutliner.cpp [llvm] Drop unnecessary make_range (NFC) 2021-01-09 09:25:00 -08:00
MachinePassManager.cpp
MachinePipeliner.cpp [llvm] Remove redundant return and continue statements (NFC) 2021-01-14 20:30:34 -08:00
MachinePostDominators.cpp
MachineRegionInfo.cpp
MachineRegisterInfo.cpp [CodeGen] Use llvm::append_range (NFC) 2021-01-21 19:59:46 -08:00
MachineScheduler.cpp [DDG] Data Dependence Graph - DOT printer - recommit 2020-12-16 12:37:36 -05:00
MachineSink.cpp [Target, Transforms] Use *Set::contains (NFC) 2021-01-08 18:39:54 -08:00
MachineSizeOpts.cpp
MachineSSAUpdater.cpp
MachineStableHash.cpp
MachineStripDebug.cpp
MachineTraceMetrics.cpp [NFC][MC] Type [MC]Register uses in MachineTraceMetrics 2020-10-19 09:49:52 -07:00
MachineVerifier.cpp [CodeGen] Use llvm::append_range (NFC) 2021-01-21 19:59:46 -08:00
MacroFusion.cpp
MBFIWrapper.cpp
MIRCanonicalizerPass.cpp [CodeGen] Use llvm::append_range (NFC) 2021-01-21 19:59:46 -08:00
MIRNamerPass.cpp
MIRPrinter.cpp [MIRPrinter] Fix incorrect output of unnamed stack names 2020-12-28 18:01:40 +01:00
MIRPrintingPass.cpp
MIRVRegNamerUtils.cpp
MIRVRegNamerUtils.h
ModuloSchedule.cpp
MultiHazardRecognizer.cpp [CodeGen, Transforms] Use llvm::any_of (NFC) 2020-12-24 09:08:36 -08:00
NonRelocatableStringpool.cpp
OptimizePHIs.cpp
ParallelCG.cpp [llvm][clang][mlir] Add checks for the return values from Target::createXXX to prevent protential null deref 2020-11-21 21:04:12 -08:00
PatchableFunction.cpp
PeepholeOptimizer.cpp Make LLVM build in C++20 mode 2020-12-17 10:44:10 +00:00
PHIElimination.cpp [llvm] Use *::empty (NFC) 2021-01-16 09:40:55 -08:00
PHIEliminationUtils.cpp
PHIEliminationUtils.h
PostRAHazardRecognizer.cpp [HazardRec] Allow inserting multiple wait-states simultaneously 2020-10-20 17:03:47 -07:00
PostRASchedulerList.cpp
PreISelIntrinsicLowering.cpp [CodeGen] Construct SmallVector with iterator ranges (NFC) 2020-12-31 09:39:11 -08:00
ProcessImplicitDefs.cpp
PrologEpilogInserter.cpp [RISCV][PrologEpilogInserter] "Float" emergency spill slots to avoid making them immediately unreachable from the stack pointer 2021-01-23 09:10:03 +00:00
PseudoProbeInserter.cpp [CSSPGO] Pseudo probes for function calls. 2020-12-02 13:45:20 -08:00
PseudoSourceValue.cpp
RDFGraph.cpp
RDFLiveness.cpp [CodeGen, Transforms] Use llvm::sort (NFC) 2021-01-14 20:30:31 -08:00
RDFRegisters.cpp [NFC][MC] Use MCRegister for ReachingDefAnalysis APIs 2020-10-22 08:47:35 -07:00
ReachingDefAnalysis.cpp [CodeGen] Construct SmallVector with iterator ranges (NFC) 2020-12-31 09:39:11 -08:00
README.txt
RegAllocBase.cpp [NFC] Use [MC]Register in register allocation 2020-11-03 17:34:26 -08:00
RegAllocBase.h
RegAllocBasic.cpp [NFC] Use [MC]Register in register allocation 2020-11-03 17:34:26 -08:00
RegAllocFast.cpp [CodeGen, Transforms] Use llvm::sort (NFC) 2021-01-14 20:30:31 -08:00
RegAllocGreedy.cpp [NFC] Use [MC]Register in register allocation 2020-11-03 17:34:26 -08:00
RegAllocPBQP.cpp [Target, Transforms] Use *Set::contains (NFC) 2021-01-08 18:39:54 -08:00
RegisterClassInfo.cpp [RegisterClassInfo] Return non-zero for RC without allocatable reg 2021-01-05 16:18:34 +00:00
RegisterCoalescer.cpp RegisterCoalescer: Remove phi-only subranges when erasing identity copies 2020-12-15 17:36:32 -05:00
RegisterCoalescer.h [NFC] Use [MC]Register in RegAllocPBQP & RegisterCoalescer 2020-10-26 17:13:32 -07:00
RegisterPressure.cpp [NFC] Use Register in RegisterPressure APIs 2020-10-28 12:14:08 -07:00
RegisterScavenging.cpp [llvm] Use *::empty (NFC) 2021-01-16 09:40:55 -08:00
RegisterUsageInfo.cpp
RegUsageInfoCollector.cpp
RegUsageInfoPropagate.cpp
RenameIndependentSubregs.cpp
ResetMachineFunctionPass.cpp
SafeStack.cpp Migrate deprecated DebugLoc::get to DILocation::get 2020-12-11 12:45:22 -08:00
SafeStackLayout.cpp [llvm] Use the default value of drop_begin (NFC) 2021-01-18 10:16:36 -08:00
SafeStackLayout.h
ScheduleDAG.cpp
ScheduleDAGInstrs.cpp [DebugInstrRef] Pass DBG_INSTR_REFs through register allocation 2020-10-22 15:51:22 +01:00
ScheduleDAGPrinter.cpp [DDG] Data Dependence Graph - DOT printer - recommit 2020-12-16 12:37:36 -05:00
ScoreboardHazardRecognizer.cpp
ShadowStackGCLowering.cpp
ShrinkWrap.cpp [ShrinkWrap] Delete unneeded nullptr checks for the save point. NFC 2020-10-22 00:27:01 -07:00
SjLjEHPrepare.cpp [CodeGen] Construct SmallVector with iterator ranges (NFC) 2020-12-31 09:39:11 -08:00
SlotIndexes.cpp
SpillPlacement.cpp
SpillPlacement.h
SplitKit.cpp [CodeGen] Use llvm::append_range (NFC) 2021-01-21 19:59:46 -08:00
SplitKit.h SplitKit: Use Register 2020-11-30 15:09:33 -05:00
StackColoring.cpp [NFC] Fix typo in comment. 2020-11-06 09:03:07 -05:00
StackMapLivenessAnalysis.cpp
StackMaps.cpp [Statepoint] Handle undef operands in statepoint. 2021-01-18 15:20:54 +03:00
StackProtector.cpp [docs][unittest][Go][StackProtector] Migrate deprecated DebugInfo::get to DILocation::get 2020-12-15 14:17:04 -08:00
StackSlotColoring.cpp
SwiftErrorValueTracking.cpp [CodeGen, DebugInfo] Use llvm::find_if (NFC) 2021-01-10 09:24:53 -08:00
SwitchLoweringUtils.cpp
TailDuplication.cpp
TailDuplicator.cpp [CodeGen] Construct SmallVector with iterator ranges (NFC) 2020-12-31 09:39:11 -08:00
TargetFrameLoweringImpl.cpp [SVE] Return StackOffset for TargetFrameLowering::getFrameIndexReference. 2020-11-05 11:02:18 +00:00
TargetInstrInfo.cpp [MachineCombiner][NFC] Add MustReduceRegisterPressure goal 2020-12-14 00:02:42 -05:00
TargetLoweringBase.cpp [XRay] Support DW_TAG_call_site and delete unneeded PATCHABLE_EVENT_CALL/PATCHABLE_TYPED_EVENT_CALL lowering 2021-01-25 00:49:18 -08:00
TargetLoweringObjectFileImpl.cpp [AArch64] Add support for the GNU ILP32 ABI 2021-01-20 13:34:47 +00:00
TargetOptionsImpl.cpp
TargetPassConfig.cpp CodeGen: Refactor regallocator command line and target selection 2021-01-07 13:13:25 -05:00
TargetRegisterInfo.cpp [NFC] [TargetRegisterInfo] add another API to get srcreg through copy. 2021-01-21 20:10:25 -05:00
TargetSchedule.cpp
TargetSubtargetInfo.cpp
TwoAddressInstructionPass.cpp [CodeGen] Use llvm::erase_value (NFC) 2020-12-13 20:05:48 -08:00
TypePromotion.cpp
UnreachableBlockElim.cpp
ValueTypes.cpp [WebAssembly] Remove exnref and br_on_exn 2021-01-09 02:02:54 -08:00
VirtRegMap.cpp [X86] AMX programming model. 2020-12-10 17:01:54 +08:00
WasmEHPrepare.cpp [WebAssembly] Update WasmEHPrepare for the new spec 2021-01-08 23:38:26 -08:00
WinEHPrepare.cpp [llvm] Use llvm::erase_value and llvm::erase_if (NFC) 2021-01-02 09:24:15 -08:00
XRayInstrumentation.cpp [xray] Honor xray-never function-instrument attribute 2021-01-19 18:47:09 -05:00

//===---------------------------------------------------------------------===//

Common register allocation / spilling problem:

        mul lr, r4, lr
        str lr, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        ldr r4, [sp, #+52]
        mla r4, r3, lr, r4

can be:

        mul lr, r4, lr
        mov r4, lr
        str lr, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        mla r4, r3, lr, r4

and then "merge" mul and mov:

        mul r4, r4, lr
        str r4, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        mla r4, r3, lr, r4

It also increase the likelihood the store may become dead.

//===---------------------------------------------------------------------===//

bb27 ...
        ...
        %reg1037 = ADDri %reg1039, 1
        %reg1038 = ADDrs %reg1032, %reg1039, %noreg, 10
    Successors according to CFG: 0x8b03bf0 (#5)

bb76 (0x8b03bf0, LLVM BB @0x8b032d0, ID#5):
    Predecessors according to CFG: 0x8b0c5f0 (#3) 0x8b0a7c0 (#4)
        %reg1039 = PHI %reg1070, mbb<bb76.outer,0x8b0c5f0>, %reg1037, mbb<bb27,0x8b0a7c0>

Note ADDri is not a two-address instruction. However, its result %reg1037 is an
operand of the PHI node in bb76 and its operand %reg1039 is the result of the
PHI node. We should treat it as a two-address code and make sure the ADDri is
scheduled after any node that reads %reg1039.

//===---------------------------------------------------------------------===//

Use local info (i.e. register scavenger) to assign it a free register to allow
reuse:
        ldr r3, [sp, #+4]
        add r3, r3, #3
        ldr r2, [sp, #+8]
        add r2, r2, #2
        ldr r1, [sp, #+4]  <==
        add r1, r1, #1
        ldr r0, [sp, #+4]
        add r0, r0, #2

//===---------------------------------------------------------------------===//

LLVM aggressively lift CSE out of loop. Sometimes this can be negative side-
effects:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
load [i + R1]
...
load [i + R2]
...
load [i + R3]

Suppose there is high register pressure, R1, R2, R3, can be spilled. We need
to implement proper re-materialization to handle this:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
R1 = X + 4  @ re-materialized
load [i + R1]
...
R2 = X + 7 @ re-materialized
load [i + R2]
...
R3 = X + 15 @ re-materialized
load [i + R3]

Furthermore, with re-association, we can enable sharing:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
T = i + X
load [T + 4]
...
load [T + 7]
...
load [T + 15]
//===---------------------------------------------------------------------===//

It's not always a good idea to choose rematerialization over spilling. If all
the load / store instructions would be folded then spilling is cheaper because
it won't require new live intervals / registers. See 2003-05-31-LongShifts for
an example.

//===---------------------------------------------------------------------===//

With a copying garbage collector, derived pointers must not be retained across
collector safe points; the collector could move the objects and invalidate the
derived pointer. This is bad enough in the first place, but safe points can
crop up unpredictably. Consider:

        %array = load { i32, [0 x %obj] }** %array_addr
        %nth_el = getelementptr { i32, [0 x %obj] }* %array, i32 0, i32 %n
        %old = load %obj** %nth_el
        %z = div i64 %x, %y
        store %obj* %new, %obj** %nth_el

If the i64 division is lowered to a libcall, then a safe point will (must)
appear for the call site. If a collection occurs, %array and %nth_el no longer
point into the correct object.

The fix for this is to copy address calculations so that dependent pointers
are never live across safe point boundaries. But the loads cannot be copied
like this if there was an intervening store, so may be hard to get right.

Only a concurrent mutator can trigger a collection at the libcall safe point.
So single-threaded programs do not have this requirement, even with a copying
collector. Still, LLVM optimizations would probably undo a front-end's careful
work.

//===---------------------------------------------------------------------===//

The ocaml frametable structure supports liveness information. It would be good
to support it.

//===---------------------------------------------------------------------===//

The FIXME in ComputeCommonTailLength in BranchFolding.cpp needs to be
revisited. The check is there to work around a misuse of directives in inline
assembly.

//===---------------------------------------------------------------------===//

It would be good to detect collector/target compatibility instead of silently
doing the wrong thing.

//===---------------------------------------------------------------------===//

It would be really nice to be able to write patterns in .td files for copies,
which would eliminate a bunch of explicit predicates on them (e.g. no side
effects).  Once this is in place, it would be even better to have tblgen
synthesize the various copy insertion/inspection methods in TargetInstrInfo.

//===---------------------------------------------------------------------===//

Stack coloring improvements:

1. Do proper LiveStacks analysis on all stack objects including those which are
   not spill slots.
2. Reorder objects to fill in gaps between objects.
   e.g. 4, 1, <gap>, 4, 1, 1, 1, <gap>, 4 => 4, 1, 1, 1, 1, 4, 4

//===---------------------------------------------------------------------===//

The scheduler should be able to sort nearby instructions by their address. For
example, in an expanded memset sequence it's not uncommon to see code like this:

  movl $0, 4(%rdi)
  movl $0, 8(%rdi)
  movl $0, 12(%rdi)
  movl $0, 0(%rdi)

Each of the stores is independent, and the scheduler is currently making an
arbitrary decision about the order.

//===---------------------------------------------------------------------===//

Another opportunitiy in this code is that the $0 could be moved to a register:

  movl $0, 4(%rdi)
  movl $0, 8(%rdi)
  movl $0, 12(%rdi)
  movl $0, 0(%rdi)

This would save substantial code size, especially for longer sequences like
this. It would be easy to have a rule telling isel to avoid matching MOV32mi
if the immediate has more than some fixed number of uses. It's more involved
to teach the register allocator how to do late folding to recover from
excessive register pressure.