2012-02-28 08:46:26 +01:00
|
|
|
//===-- MipsInstrFPU.td - Mips FPU Instruction Information -*- tablegen -*-===//
|
Several changes to Mips backend, experimental fp support being the most
important.
- Cleanup in the Subtarget info with addition of new features, not all support
yet, but they allow the future inclusion of features easier. Among new features,
we have : Arch family info (mips1, mips2, ...), ABI info (o32, eabi), 64-bit
integer
and float registers, allegrex vector FPU (VFPU), single float only support.
- TargetMachine now detects allegrex core.
- Added allegrex (Mips32r2) sext_inreg instructions.
- *Added Float Point Instructions*, handling single float only, and
aliased accesses for 32-bit FPUs.
- Some cleanup in FP instruction formats and FP register classes.
- Calling conventions improved to support mips 32-bit EABI.
- Added Asm Printer support for fp cond codes.
- Added support for sret copy to a return register.
- EABI support added into LowerCALL and FORMAL_ARGS.
- MipsFunctionInfo now keeps a virtual register per function to track the
sret on function entry until function ret.
- MipsInstrInfo FP support into methods (isMoveInstr, isLoadFromStackSlot, ...),
FP cond codes mapping and initial FP Branch Analysis.
- Two new Mips SDNode to handle fp branch and compare instructions : FPBrcond,
FPCmp
- MipsTargetLowering : handling different FP classes, Allegrex support, sret
return copy, no homing location within EABI, non 32-bit stack objects
arguments, and asm constraint for float.
llvm-svn: 53146
2008-07-05 21:05:21 +02:00
|
|
|
//
|
2019-01-19 09:50:56 +01:00
|
|
|
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
|
|
|
|
// See https://llvm.org/LICENSE.txt for license information.
|
|
|
|
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
|
Several changes to Mips backend, experimental fp support being the most
important.
- Cleanup in the Subtarget info with addition of new features, not all support
yet, but they allow the future inclusion of features easier. Among new features,
we have : Arch family info (mips1, mips2, ...), ABI info (o32, eabi), 64-bit
integer
and float registers, allegrex vector FPU (VFPU), single float only support.
- TargetMachine now detects allegrex core.
- Added allegrex (Mips32r2) sext_inreg instructions.
- *Added Float Point Instructions*, handling single float only, and
aliased accesses for 32-bit FPUs.
- Some cleanup in FP instruction formats and FP register classes.
- Calling conventions improved to support mips 32-bit EABI.
- Added Asm Printer support for fp cond codes.
- Added support for sret copy to a return register.
- EABI support added into LowerCALL and FORMAL_ARGS.
- MipsFunctionInfo now keeps a virtual register per function to track the
sret on function entry until function ret.
- MipsInstrInfo FP support into methods (isMoveInstr, isLoadFromStackSlot, ...),
FP cond codes mapping and initial FP Branch Analysis.
- Two new Mips SDNode to handle fp branch and compare instructions : FPBrcond,
FPCmp
- MipsTargetLowering : handling different FP classes, Allegrex support, sret
return copy, no homing location within EABI, non 32-bit stack objects
arguments, and asm constraint for float.
llvm-svn: 53146
2008-07-05 21:05:21 +02:00
|
|
|
//
|
2011-04-15 23:51:11 +02:00
|
|
|
//===----------------------------------------------------------------------===//
|
Several changes to Mips backend, experimental fp support being the most
important.
- Cleanup in the Subtarget info with addition of new features, not all support
yet, but they allow the future inclusion of features easier. Among new features,
we have : Arch family info (mips1, mips2, ...), ABI info (o32, eabi), 64-bit
integer
and float registers, allegrex vector FPU (VFPU), single float only support.
- TargetMachine now detects allegrex core.
- Added allegrex (Mips32r2) sext_inreg instructions.
- *Added Float Point Instructions*, handling single float only, and
aliased accesses for 32-bit FPUs.
- Some cleanup in FP instruction formats and FP register classes.
- Calling conventions improved to support mips 32-bit EABI.
- Added Asm Printer support for fp cond codes.
- Added support for sret copy to a return register.
- EABI support added into LowerCALL and FORMAL_ARGS.
- MipsFunctionInfo now keeps a virtual register per function to track the
sret on function entry until function ret.
- MipsInstrInfo FP support into methods (isMoveInstr, isLoadFromStackSlot, ...),
FP cond codes mapping and initial FP Branch Analysis.
- Two new Mips SDNode to handle fp branch and compare instructions : FPBrcond,
FPCmp
- MipsTargetLowering : handling different FP classes, Allegrex support, sret
return copy, no homing location within EABI, non 32-bit stack objects
arguments, and asm constraint for float.
llvm-svn: 53146
2008-07-05 21:05:21 +02:00
|
|
|
//
|
2011-05-09 20:16:46 +02:00
|
|
|
// This file describes the Mips FPU instruction set.
|
Several changes to Mips backend, experimental fp support being the most
important.
- Cleanup in the Subtarget info with addition of new features, not all support
yet, but they allow the future inclusion of features easier. Among new features,
we have : Arch family info (mips1, mips2, ...), ABI info (o32, eabi), 64-bit
integer
and float registers, allegrex vector FPU (VFPU), single float only support.
- TargetMachine now detects allegrex core.
- Added allegrex (Mips32r2) sext_inreg instructions.
- *Added Float Point Instructions*, handling single float only, and
aliased accesses for 32-bit FPUs.
- Some cleanup in FP instruction formats and FP register classes.
- Calling conventions improved to support mips 32-bit EABI.
- Added Asm Printer support for fp cond codes.
- Added support for sret copy to a return register.
- EABI support added into LowerCALL and FORMAL_ARGS.
- MipsFunctionInfo now keeps a virtual register per function to track the
sret on function entry until function ret.
- MipsInstrInfo FP support into methods (isMoveInstr, isLoadFromStackSlot, ...),
FP cond codes mapping and initial FP Branch Analysis.
- Two new Mips SDNode to handle fp branch and compare instructions : FPBrcond,
FPCmp
- MipsTargetLowering : handling different FP classes, Allegrex support, sret
return copy, no homing location within EABI, non 32-bit stack objects
arguments, and asm constraint for float.
llvm-svn: 53146
2008-07-05 21:05:21 +02:00
|
|
|
//
|
2011-04-15 23:51:11 +02:00
|
|
|
//===----------------------------------------------------------------------===//
|
Several changes to Mips backend, experimental fp support being the most
important.
- Cleanup in the Subtarget info with addition of new features, not all support
yet, but they allow the future inclusion of features easier. Among new features,
we have : Arch family info (mips1, mips2, ...), ABI info (o32, eabi), 64-bit
integer
and float registers, allegrex vector FPU (VFPU), single float only support.
- TargetMachine now detects allegrex core.
- Added allegrex (Mips32r2) sext_inreg instructions.
- *Added Float Point Instructions*, handling single float only, and
aliased accesses for 32-bit FPUs.
- Some cleanup in FP instruction formats and FP register classes.
- Calling conventions improved to support mips 32-bit EABI.
- Added Asm Printer support for fp cond codes.
- Added support for sret copy to a return register.
- EABI support added into LowerCALL and FORMAL_ARGS.
- MipsFunctionInfo now keeps a virtual register per function to track the
sret on function entry until function ret.
- MipsInstrInfo FP support into methods (isMoveInstr, isLoadFromStackSlot, ...),
FP cond codes mapping and initial FP Branch Analysis.
- Two new Mips SDNode to handle fp branch and compare instructions : FPBrcond,
FPCmp
- MipsTargetLowering : handling different FP classes, Allegrex support, sret
return copy, no homing location within EABI, non 32-bit stack objects
arguments, and asm constraint for float.
llvm-svn: 53146
2008-07-05 21:05:21 +02:00
|
|
|
|
2011-04-15 23:51:11 +02:00
|
|
|
//===----------------------------------------------------------------------===//
|
2008-07-09 06:45:36 +02:00
|
|
|
// Floating Point Instructions
|
Several changes to Mips backend, experimental fp support being the most
important.
- Cleanup in the Subtarget info with addition of new features, not all support
yet, but they allow the future inclusion of features easier. Among new features,
we have : Arch family info (mips1, mips2, ...), ABI info (o32, eabi), 64-bit
integer
and float registers, allegrex vector FPU (VFPU), single float only support.
- TargetMachine now detects allegrex core.
- Added allegrex (Mips32r2) sext_inreg instructions.
- *Added Float Point Instructions*, handling single float only, and
aliased accesses for 32-bit FPUs.
- Some cleanup in FP instruction formats and FP register classes.
- Calling conventions improved to support mips 32-bit EABI.
- Added Asm Printer support for fp cond codes.
- Added support for sret copy to a return register.
- EABI support added into LowerCALL and FORMAL_ARGS.
- MipsFunctionInfo now keeps a virtual register per function to track the
sret on function entry until function ret.
- MipsInstrInfo FP support into methods (isMoveInstr, isLoadFromStackSlot, ...),
FP cond codes mapping and initial FP Branch Analysis.
- Two new Mips SDNode to handle fp branch and compare instructions : FPBrcond,
FPCmp
- MipsTargetLowering : handling different FP classes, Allegrex support, sret
return copy, no homing location within EABI, non 32-bit stack objects
arguments, and asm constraint for float.
llvm-svn: 53146
2008-07-05 21:05:21 +02:00
|
|
|
// ------------------------
|
|
|
|
// * 64bit fp:
|
|
|
|
// - 32 64-bit registers (default mode)
|
|
|
|
// - 16 even 32-bit registers (32-bit compatible mode) for
|
|
|
|
// single and double access.
|
|
|
|
// * 32bit fp:
|
|
|
|
// - 16 even 32-bit registers - single and double (aliased)
|
|
|
|
// - 32 32-bit registers (within single-only mode)
|
2011-04-15 23:51:11 +02:00
|
|
|
//===----------------------------------------------------------------------===//
|
Several changes to Mips backend, experimental fp support being the most
important.
- Cleanup in the Subtarget info with addition of new features, not all support
yet, but they allow the future inclusion of features easier. Among new features,
we have : Arch family info (mips1, mips2, ...), ABI info (o32, eabi), 64-bit
integer
and float registers, allegrex vector FPU (VFPU), single float only support.
- TargetMachine now detects allegrex core.
- Added allegrex (Mips32r2) sext_inreg instructions.
- *Added Float Point Instructions*, handling single float only, and
aliased accesses for 32-bit FPUs.
- Some cleanup in FP instruction formats and FP register classes.
- Calling conventions improved to support mips 32-bit EABI.
- Added Asm Printer support for fp cond codes.
- Added support for sret copy to a return register.
- EABI support added into LowerCALL and FORMAL_ARGS.
- MipsFunctionInfo now keeps a virtual register per function to track the
sret on function entry until function ret.
- MipsInstrInfo FP support into methods (isMoveInstr, isLoadFromStackSlot, ...),
FP cond codes mapping and initial FP Branch Analysis.
- Two new Mips SDNode to handle fp branch and compare instructions : FPBrcond,
FPCmp
- MipsTargetLowering : handling different FP classes, Allegrex support, sret
return copy, no homing location within EABI, non 32-bit stack objects
arguments, and asm constraint for float.
llvm-svn: 53146
2008-07-05 21:05:21 +02:00
|
|
|
|
2016-09-09 13:06:01 +02:00
|
|
|
// Floating Point Compare and Branch
|
|
|
|
def SDT_MipsFPBrcond : SDTypeProfile<0, 3, [SDTCisInt<0>,
|
|
|
|
SDTCisVT<1, i32>,
|
|
|
|
SDTCisVT<2, OtherVT>]>;
|
|
|
|
def SDT_MipsFPCmp : SDTypeProfile<0, 3, [SDTCisSameAs<0, 1>, SDTCisFP<1>,
|
|
|
|
SDTCisVT<2, i32>]>;
|
2013-07-26 22:51:20 +02:00
|
|
|
def SDT_MipsCMovFP : SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisVT<2, i32>,
|
|
|
|
SDTCisSameAs<1, 3>]>;
|
2013-05-16 23:17:15 +02:00
|
|
|
def SDT_MipsTruncIntFP : SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisFP<1>]>;
|
2011-04-15 21:52:08 +02:00
|
|
|
def SDT_MipsBuildPairF64 : SDTypeProfile<1, 2, [SDTCisVT<0, f64>,
|
|
|
|
SDTCisVT<1, i32>,
|
|
|
|
SDTCisSameAs<1, 2>]>;
|
|
|
|
def SDT_MipsExtractElementF64 : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
|
|
|
|
SDTCisVT<1, f64>,
|
2011-09-23 01:31:54 +02:00
|
|
|
SDTCisVT<2, i32>]>;
|
2011-03-31 20:26:17 +02:00
|
|
|
|
2017-07-20 15:08:18 +02:00
|
|
|
def SDT_MipsMTC1_D64 : SDTypeProfile<1, 1, [SDTCisVT<0, f64>,
|
|
|
|
SDTCisVT<1, i32>]>;
|
|
|
|
|
2016-09-09 13:06:01 +02:00
|
|
|
def MipsFPCmp : SDNode<"MipsISD::FPCmp", SDT_MipsFPCmp, [SDNPOutGlue]>;
|
2011-03-31 20:26:17 +02:00
|
|
|
def MipsCMovFP_T : SDNode<"MipsISD::CMovFP_T", SDT_MipsCMovFP, [SDNPInGlue]>;
|
|
|
|
def MipsCMovFP_F : SDNode<"MipsISD::CMovFP_F", SDT_MipsCMovFP, [SDNPInGlue]>;
|
2016-09-09 13:06:01 +02:00
|
|
|
def MipsFPBrcond : SDNode<"MipsISD::FPBrcond", SDT_MipsFPBrcond,
|
|
|
|
[SDNPHasChain, SDNPOptInGlue]>;
|
2013-05-16 23:17:15 +02:00
|
|
|
def MipsTruncIntFP : SDNode<"MipsISD::TruncIntFP", SDT_MipsTruncIntFP>;
|
2011-04-15 21:52:08 +02:00
|
|
|
def MipsBuildPairF64 : SDNode<"MipsISD::BuildPairF64", SDT_MipsBuildPairF64>;
|
2020-02-19 10:06:28 +01:00
|
|
|
def : GINodeEquiv<G_MERGE_VALUES, MipsBuildPairF64>;
|
2011-04-15 21:52:08 +02:00
|
|
|
def MipsExtractElementF64 : SDNode<"MipsISD::ExtractElementF64",
|
|
|
|
SDT_MipsExtractElementF64>;
|
Several changes to Mips backend, experimental fp support being the most
important.
- Cleanup in the Subtarget info with addition of new features, not all support
yet, but they allow the future inclusion of features easier. Among new features,
we have : Arch family info (mips1, mips2, ...), ABI info (o32, eabi), 64-bit
integer
and float registers, allegrex vector FPU (VFPU), single float only support.
- TargetMachine now detects allegrex core.
- Added allegrex (Mips32r2) sext_inreg instructions.
- *Added Float Point Instructions*, handling single float only, and
aliased accesses for 32-bit FPUs.
- Some cleanup in FP instruction formats and FP register classes.
- Calling conventions improved to support mips 32-bit EABI.
- Added Asm Printer support for fp cond codes.
- Added support for sret copy to a return register.
- EABI support added into LowerCALL and FORMAL_ARGS.
- MipsFunctionInfo now keeps a virtual register per function to track the
sret on function entry until function ret.
- MipsInstrInfo FP support into methods (isMoveInstr, isLoadFromStackSlot, ...),
FP cond codes mapping and initial FP Branch Analysis.
- Two new Mips SDNode to handle fp branch and compare instructions : FPBrcond,
FPCmp
- MipsTargetLowering : handling different FP classes, Allegrex support, sret
return copy, no homing location within EABI, non 32-bit stack objects
arguments, and asm constraint for float.
llvm-svn: 53146
2008-07-05 21:05:21 +02:00
|
|
|
|
2017-07-20 15:08:18 +02:00
|
|
|
def MipsMTC1_D64 : SDNode<"MipsISD::MTC1_D64", SDT_MipsMTC1_D64>;
|
|
|
|
|
Several changes to Mips backend, experimental fp support being the most
important.
- Cleanup in the Subtarget info with addition of new features, not all support
yet, but they allow the future inclusion of features easier. Among new features,
we have : Arch family info (mips1, mips2, ...), ABI info (o32, eabi), 64-bit
integer
and float registers, allegrex vector FPU (VFPU), single float only support.
- TargetMachine now detects allegrex core.
- Added allegrex (Mips32r2) sext_inreg instructions.
- *Added Float Point Instructions*, handling single float only, and
aliased accesses for 32-bit FPUs.
- Some cleanup in FP instruction formats and FP register classes.
- Calling conventions improved to support mips 32-bit EABI.
- Added Asm Printer support for fp cond codes.
- Added support for sret copy to a return register.
- EABI support added into LowerCALL and FORMAL_ARGS.
- MipsFunctionInfo now keeps a virtual register per function to track the
sret on function entry until function ret.
- MipsInstrInfo FP support into methods (isMoveInstr, isLoadFromStackSlot, ...),
FP cond codes mapping and initial FP Branch Analysis.
- Two new Mips SDNode to handle fp branch and compare instructions : FPBrcond,
FPCmp
- MipsTargetLowering : handling different FP classes, Allegrex support, sret
return copy, no homing location within EABI, non 32-bit stack objects
arguments, and asm constraint for float.
llvm-svn: 53146
2008-07-05 21:05:21 +02:00
|
|
|
// Operand for printing out a condition code.
|
2016-09-09 13:06:01 +02:00
|
|
|
let PrintMethod = "printFCCOperand", DecoderMethod = "DecodeCondCode" in
|
|
|
|
def condcode : Operand<i32>;
|
Several changes to Mips backend, experimental fp support being the most
important.
- Cleanup in the Subtarget info with addition of new features, not all support
yet, but they allow the future inclusion of features easier. Among new features,
we have : Arch family info (mips1, mips2, ...), ABI info (o32, eabi), 64-bit
integer
and float registers, allegrex vector FPU (VFPU), single float only support.
- TargetMachine now detects allegrex core.
- Added allegrex (Mips32r2) sext_inreg instructions.
- *Added Float Point Instructions*, handling single float only, and
aliased accesses for 32-bit FPUs.
- Some cleanup in FP instruction formats and FP register classes.
- Calling conventions improved to support mips 32-bit EABI.
- Added Asm Printer support for fp cond codes.
- Added support for sret copy to a return register.
- EABI support added into LowerCALL and FORMAL_ARGS.
- MipsFunctionInfo now keeps a virtual register per function to track the
sret on function entry until function ret.
- MipsInstrInfo FP support into methods (isMoveInstr, isLoadFromStackSlot, ...),
FP cond codes mapping and initial FP Branch Analysis.
- Two new Mips SDNode to handle fp branch and compare instructions : FPBrcond,
FPCmp
- MipsTargetLowering : handling different FP classes, Allegrex support, sret
return copy, no homing location within EABI, non 32-bit stack objects
arguments, and asm constraint for float.
llvm-svn: 53146
2008-07-05 21:05:21 +02:00
|
|
|
|
2011-04-15 23:51:11 +02:00
|
|
|
//===----------------------------------------------------------------------===//
|
Several changes to Mips backend, experimental fp support being the most
important.
- Cleanup in the Subtarget info with addition of new features, not all support
yet, but they allow the future inclusion of features easier. Among new features,
we have : Arch family info (mips1, mips2, ...), ABI info (o32, eabi), 64-bit
integer
and float registers, allegrex vector FPU (VFPU), single float only support.
- TargetMachine now detects allegrex core.
- Added allegrex (Mips32r2) sext_inreg instructions.
- *Added Float Point Instructions*, handling single float only, and
aliased accesses for 32-bit FPUs.
- Some cleanup in FP instruction formats and FP register classes.
- Calling conventions improved to support mips 32-bit EABI.
- Added Asm Printer support for fp cond codes.
- Added support for sret copy to a return register.
- EABI support added into LowerCALL and FORMAL_ARGS.
- MipsFunctionInfo now keeps a virtual register per function to track the
sret on function entry until function ret.
- MipsInstrInfo FP support into methods (isMoveInstr, isLoadFromStackSlot, ...),
FP cond codes mapping and initial FP Branch Analysis.
- Two new Mips SDNode to handle fp branch and compare instructions : FPBrcond,
FPCmp
- MipsTargetLowering : handling different FP classes, Allegrex support, sret
return copy, no homing location within EABI, non 32-bit stack objects
arguments, and asm constraint for float.
llvm-svn: 53146
2008-07-05 21:05:21 +02:00
|
|
|
// Feature predicates.
|
2011-04-15 23:51:11 +02:00
|
|
|
//===----------------------------------------------------------------------===//
|
Several changes to Mips backend, experimental fp support being the most
important.
- Cleanup in the Subtarget info with addition of new features, not all support
yet, but they allow the future inclusion of features easier. Among new features,
we have : Arch family info (mips1, mips2, ...), ABI info (o32, eabi), 64-bit
integer
and float registers, allegrex vector FPU (VFPU), single float only support.
- TargetMachine now detects allegrex core.
- Added allegrex (Mips32r2) sext_inreg instructions.
- *Added Float Point Instructions*, handling single float only, and
aliased accesses for 32-bit FPUs.
- Some cleanup in FP instruction formats and FP register classes.
- Calling conventions improved to support mips 32-bit EABI.
- Added Asm Printer support for fp cond codes.
- Added support for sret copy to a return register.
- EABI support added into LowerCALL and FORMAL_ARGS.
- MipsFunctionInfo now keeps a virtual register per function to track the
sret on function entry until function ret.
- MipsInstrInfo FP support into methods (isMoveInstr, isLoadFromStackSlot, ...),
FP cond codes mapping and initial FP Branch Analysis.
- Two new Mips SDNode to handle fp branch and compare instructions : FPBrcond,
FPCmp
- MipsTargetLowering : handling different FP classes, Allegrex support, sret
return copy, no homing location within EABI, non 32-bit stack objects
arguments, and asm constraint for float.
llvm-svn: 53146
2008-07-05 21:05:21 +02:00
|
|
|
|
2014-07-10 19:26:51 +02:00
|
|
|
def IsFP64bit : Predicate<"Subtarget->isFP64bit()">,
|
[TableGen] Support combining AssemblerPredicates with ORs
For context, the proposed RISC-V bit manipulation extension has a subset
of instructions which require one of two SubtargetFeatures to be
enabled, 'zbb' or 'zbp', and there is no defined feature which both of
these can imply to use as a constraint either (see comments in D65649).
AssemblerPredicates allow multiple SubtargetFeatures to be declared in
the "AssemblerCondString" field, separated by commas, and this means
that the two features must both be enabled. There is no equivalent to
say that _either_ feature X or feature Y must be enabled, short of
creating a dummy SubtargetFeature for this purpose and having features X
and Y imply the new feature.
To solve the case where X or Y is needed without adding a new feature,
and to better match a typical TableGen style, this replaces the existing
"AssemblerCondString" with a dag "AssemblerCondDag" which represents the
same information. Two operators are defined for use with
AssemblerCondDag, "all_of", which matches the current behaviour, and
"any_of", which adds the new proposed ORing features functionality.
This was originally proposed in the RFC at
http://lists.llvm.org/pipermail/llvm-dev/2020-February/139138.html
Changes to all current backends are mechanical to support the replaced
functionality, and are NFCI.
At this stage, it is illegal to combine features with ands and ors in a
single AssemblerCondDag. I suspect this case is sufficiently rare that
adding more complex changes to support it are unnecessary.
Differential Revision: https://reviews.llvm.org/D74338
2020-03-13 18:13:51 +01:00
|
|
|
AssemblerPredicate<(all_of FeatureFP64Bit)>;
|
2014-07-10 19:26:51 +02:00
|
|
|
def NotFP64bit : Predicate<"!Subtarget->isFP64bit()">,
|
[TableGen] Support combining AssemblerPredicates with ORs
For context, the proposed RISC-V bit manipulation extension has a subset
of instructions which require one of two SubtargetFeatures to be
enabled, 'zbb' or 'zbp', and there is no defined feature which both of
these can imply to use as a constraint either (see comments in D65649).
AssemblerPredicates allow multiple SubtargetFeatures to be declared in
the "AssemblerCondString" field, separated by commas, and this means
that the two features must both be enabled. There is no equivalent to
say that _either_ feature X or feature Y must be enabled, short of
creating a dummy SubtargetFeature for this purpose and having features X
and Y imply the new feature.
To solve the case where X or Y is needed without adding a new feature,
and to better match a typical TableGen style, this replaces the existing
"AssemblerCondString" with a dag "AssemblerCondDag" which represents the
same information. Two operators are defined for use with
AssemblerCondDag, "all_of", which matches the current behaviour, and
"any_of", which adds the new proposed ORing features functionality.
This was originally proposed in the RFC at
http://lists.llvm.org/pipermail/llvm-dev/2020-February/139138.html
Changes to all current backends are mechanical to support the replaced
functionality, and are NFCI.
At this stage, it is illegal to combine features with ands and ors in a
single AssemblerCondDag. I suspect this case is sufficiently rare that
adding more complex changes to support it are unnecessary.
Differential Revision: https://reviews.llvm.org/D74338
2020-03-13 18:13:51 +01:00
|
|
|
AssemblerPredicate<(all_of (not FeatureFP64Bit))>;
|
2014-07-10 19:26:51 +02:00
|
|
|
def IsSingleFloat : Predicate<"Subtarget->isSingleFloat()">,
|
[TableGen] Support combining AssemblerPredicates with ORs
For context, the proposed RISC-V bit manipulation extension has a subset
of instructions which require one of two SubtargetFeatures to be
enabled, 'zbb' or 'zbp', and there is no defined feature which both of
these can imply to use as a constraint either (see comments in D65649).
AssemblerPredicates allow multiple SubtargetFeatures to be declared in
the "AssemblerCondString" field, separated by commas, and this means
that the two features must both be enabled. There is no equivalent to
say that _either_ feature X or feature Y must be enabled, short of
creating a dummy SubtargetFeature for this purpose and having features X
and Y imply the new feature.
To solve the case where X or Y is needed without adding a new feature,
and to better match a typical TableGen style, this replaces the existing
"AssemblerCondString" with a dag "AssemblerCondDag" which represents the
same information. Two operators are defined for use with
AssemblerCondDag, "all_of", which matches the current behaviour, and
"any_of", which adds the new proposed ORing features functionality.
This was originally proposed in the RFC at
http://lists.llvm.org/pipermail/llvm-dev/2020-February/139138.html
Changes to all current backends are mechanical to support the replaced
functionality, and are NFCI.
At this stage, it is illegal to combine features with ands and ors in a
single AssemblerCondDag. I suspect this case is sufficiently rare that
adding more complex changes to support it are unnecessary.
Differential Revision: https://reviews.llvm.org/D74338
2020-03-13 18:13:51 +01:00
|
|
|
AssemblerPredicate<(all_of FeatureSingleFloat)>;
|
2014-07-10 19:26:51 +02:00
|
|
|
def IsNotSingleFloat : Predicate<"!Subtarget->isSingleFloat()">,
|
[TableGen] Support combining AssemblerPredicates with ORs
For context, the proposed RISC-V bit manipulation extension has a subset
of instructions which require one of two SubtargetFeatures to be
enabled, 'zbb' or 'zbp', and there is no defined feature which both of
these can imply to use as a constraint either (see comments in D65649).
AssemblerPredicates allow multiple SubtargetFeatures to be declared in
the "AssemblerCondString" field, separated by commas, and this means
that the two features must both be enabled. There is no equivalent to
say that _either_ feature X or feature Y must be enabled, short of
creating a dummy SubtargetFeature for this purpose and having features X
and Y imply the new feature.
To solve the case where X or Y is needed without adding a new feature,
and to better match a typical TableGen style, this replaces the existing
"AssemblerCondString" with a dag "AssemblerCondDag" which represents the
same information. Two operators are defined for use with
AssemblerCondDag, "all_of", which matches the current behaviour, and
"any_of", which adds the new proposed ORing features functionality.
This was originally proposed in the RFC at
http://lists.llvm.org/pipermail/llvm-dev/2020-February/139138.html
Changes to all current backends are mechanical to support the replaced
functionality, and are NFCI.
At this stage, it is illegal to combine features with ands and ors in a
single AssemblerCondDag. I suspect this case is sufficiently rare that
adding more complex changes to support it are unnecessary.
Differential Revision: https://reviews.llvm.org/D74338
2020-03-13 18:13:51 +01:00
|
|
|
AssemblerPredicate<(all_of (not FeatureSingleFloat))>;
|
2015-05-08 01:10:21 +02:00
|
|
|
def IsNotSoftFloat : Predicate<"!Subtarget->useSoftFloat()">,
|
[TableGen] Support combining AssemblerPredicates with ORs
For context, the proposed RISC-V bit manipulation extension has a subset
of instructions which require one of two SubtargetFeatures to be
enabled, 'zbb' or 'zbp', and there is no defined feature which both of
these can imply to use as a constraint either (see comments in D65649).
AssemblerPredicates allow multiple SubtargetFeatures to be declared in
the "AssemblerCondString" field, separated by commas, and this means
that the two features must both be enabled. There is no equivalent to
say that _either_ feature X or feature Y must be enabled, short of
creating a dummy SubtargetFeature for this purpose and having features X
and Y imply the new feature.
To solve the case where X or Y is needed without adding a new feature,
and to better match a typical TableGen style, this replaces the existing
"AssemblerCondString" with a dag "AssemblerCondDag" which represents the
same information. Two operators are defined for use with
AssemblerCondDag, "all_of", which matches the current behaviour, and
"any_of", which adds the new proposed ORing features functionality.
This was originally proposed in the RFC at
http://lists.llvm.org/pipermail/llvm-dev/2020-February/139138.html
Changes to all current backends are mechanical to support the replaced
functionality, and are NFCI.
At this stage, it is illegal to combine features with ands and ors in a
single AssemblerCondDag. I suspect this case is sufficiently rare that
adding more complex changes to support it are unnecessary.
Differential Revision: https://reviews.llvm.org/D74338
2020-03-13 18:13:51 +01:00
|
|
|
AssemblerPredicate<(all_of (not FeatureSoftFloat))>;
|
2020-03-22 16:18:25 +01:00
|
|
|
def HasMips3D : Predicate<"Subtarget->has3D()">,
|
2020-03-17 12:12:52 +01:00
|
|
|
AssemblerPredicate<(all_of FeatureMips3D)>;
|
Several changes to Mips backend, experimental fp support being the most
important.
- Cleanup in the Subtarget info with addition of new features, not all support
yet, but they allow the future inclusion of features easier. Among new features,
we have : Arch family info (mips1, mips2, ...), ABI info (o32, eabi), 64-bit
integer
and float registers, allegrex vector FPU (VFPU), single float only support.
- TargetMachine now detects allegrex core.
- Added allegrex (Mips32r2) sext_inreg instructions.
- *Added Float Point Instructions*, handling single float only, and
aliased accesses for 32-bit FPUs.
- Some cleanup in FP instruction formats and FP register classes.
- Calling conventions improved to support mips 32-bit EABI.
- Added Asm Printer support for fp cond codes.
- Added support for sret copy to a return register.
- EABI support added into LowerCALL and FORMAL_ARGS.
- MipsFunctionInfo now keeps a virtual register per function to track the
sret on function entry until function ret.
- MipsInstrInfo FP support into methods (isMoveInstr, isLoadFromStackSlot, ...),
FP cond codes mapping and initial FP Branch Analysis.
- Two new Mips SDNode to handle fp branch and compare instructions : FPBrcond,
FPCmp
- MipsTargetLowering : handling different FP classes, Allegrex support, sret
return copy, no homing location within EABI, non 32-bit stack objects
arguments, and asm constraint for float.
llvm-svn: 53146
2008-07-05 21:05:21 +02:00
|
|
|
|
2014-05-07 16:25:43 +02:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Mips FGR size adjectives.
|
|
|
|
// They are mutually exclusive.
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
class FGR_32 { list<Predicate> FGRPredicates = [NotFP64bit]; }
|
|
|
|
class FGR_64 { list<Predicate> FGRPredicates = [IsFP64bit]; }
|
2015-05-07 12:29:52 +02:00
|
|
|
class HARDFLOAT { list<Predicate> HardFloatPredicate = [IsNotSoftFloat]; }
|
2014-05-07 16:25:43 +02:00
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2012-02-25 01:21:52 +01:00
|
|
|
// FP immediate patterns.
|
|
|
|
def fpimm0 : PatLeaf<(fpimm), [{
|
|
|
|
return N->isExactlyValue(+0.0);
|
|
|
|
}]>;
|
|
|
|
|
|
|
|
def fpimm0neg : PatLeaf<(fpimm), [{
|
|
|
|
return N->isExactlyValue(-0.0);
|
|
|
|
}]>;
|
|
|
|
|
2011-04-15 23:51:11 +02:00
|
|
|
//===----------------------------------------------------------------------===//
|
Several changes to Mips backend, experimental fp support being the most
important.
- Cleanup in the Subtarget info with addition of new features, not all support
yet, but they allow the future inclusion of features easier. Among new features,
we have : Arch family info (mips1, mips2, ...), ABI info (o32, eabi), 64-bit
integer
and float registers, allegrex vector FPU (VFPU), single float only support.
- TargetMachine now detects allegrex core.
- Added allegrex (Mips32r2) sext_inreg instructions.
- *Added Float Point Instructions*, handling single float only, and
aliased accesses for 32-bit FPUs.
- Some cleanup in FP instruction formats and FP register classes.
- Calling conventions improved to support mips 32-bit EABI.
- Added Asm Printer support for fp cond codes.
- Added support for sret copy to a return register.
- EABI support added into LowerCALL and FORMAL_ARGS.
- MipsFunctionInfo now keeps a virtual register per function to track the
sret on function entry until function ret.
- MipsInstrInfo FP support into methods (isMoveInstr, isLoadFromStackSlot, ...),
FP cond codes mapping and initial FP Branch Analysis.
- Two new Mips SDNode to handle fp branch and compare instructions : FPBrcond,
FPCmp
- MipsTargetLowering : handling different FP classes, Allegrex support, sret
return copy, no homing location within EABI, non 32-bit stack objects
arguments, and asm constraint for float.
llvm-svn: 53146
2008-07-05 21:05:21 +02:00
|
|
|
// Instruction Class Templates
|
|
|
|
//
|
2011-03-04 18:51:39 +01:00
|
|
|
// A set of multiclasses is used to address the register usage.
|
Several changes to Mips backend, experimental fp support being the most
important.
- Cleanup in the Subtarget info with addition of new features, not all support
yet, but they allow the future inclusion of features easier. Among new features,
we have : Arch family info (mips1, mips2, ...), ABI info (o32, eabi), 64-bit
integer
and float registers, allegrex vector FPU (VFPU), single float only support.
- TargetMachine now detects allegrex core.
- Added allegrex (Mips32r2) sext_inreg instructions.
- *Added Float Point Instructions*, handling single float only, and
aliased accesses for 32-bit FPUs.
- Some cleanup in FP instruction formats and FP register classes.
- Calling conventions improved to support mips 32-bit EABI.
- Added Asm Printer support for fp cond codes.
- Added support for sret copy to a return register.
- EABI support added into LowerCALL and FORMAL_ARGS.
- MipsFunctionInfo now keeps a virtual register per function to track the
sret on function entry until function ret.
- MipsInstrInfo FP support into methods (isMoveInstr, isLoadFromStackSlot, ...),
FP cond codes mapping and initial FP Branch Analysis.
- Two new Mips SDNode to handle fp branch and compare instructions : FPBrcond,
FPCmp
- MipsTargetLowering : handling different FP classes, Allegrex support, sret
return copy, no homing location within EABI, non 32-bit stack objects
arguments, and asm constraint for float.
llvm-svn: 53146
2008-07-05 21:05:21 +02:00
|
|
|
//
|
2011-09-29 01:59:28 +02:00
|
|
|
// S32 - single precision in 16 32bit even fp registers
|
2009-03-21 01:05:07 +01:00
|
|
|
// single precision in 32 32bit fp registers in SingleOnly mode
|
2011-09-29 01:59:28 +02:00
|
|
|
// S64 - single precision in 32 64bit fp registers (In64BitMode)
|
2009-03-21 01:05:07 +01:00
|
|
|
// D32 - double precision in 16 32bit even fp registers
|
|
|
|
// D64 - double precision in 32 64bit fp registers (In64BitMode)
|
Several changes to Mips backend, experimental fp support being the most
important.
- Cleanup in the Subtarget info with addition of new features, not all support
yet, but they allow the future inclusion of features easier. Among new features,
we have : Arch family info (mips1, mips2, ...), ABI info (o32, eabi), 64-bit
integer
and float registers, allegrex vector FPU (VFPU), single float only support.
- TargetMachine now detects allegrex core.
- Added allegrex (Mips32r2) sext_inreg instructions.
- *Added Float Point Instructions*, handling single float only, and
aliased accesses for 32-bit FPUs.
- Some cleanup in FP instruction formats and FP register classes.
- Calling conventions improved to support mips 32-bit EABI.
- Added Asm Printer support for fp cond codes.
- Added support for sret copy to a return register.
- EABI support added into LowerCALL and FORMAL_ARGS.
- MipsFunctionInfo now keeps a virtual register per function to track the
sret on function entry until function ret.
- MipsInstrInfo FP support into methods (isMoveInstr, isLoadFromStackSlot, ...),
FP cond codes mapping and initial FP Branch Analysis.
- Two new Mips SDNode to handle fp branch and compare instructions : FPBrcond,
FPCmp
- MipsTargetLowering : handling different FP classes, Allegrex support, sret
return copy, no homing location within EABI, non 32-bit stack objects
arguments, and asm constraint for float.
llvm-svn: 53146
2008-07-05 21:05:21 +02:00
|
|
|
//
|
2011-09-29 01:59:28 +02:00
|
|
|
// Only S32 and D32 are supported right now.
|
2011-04-15 23:51:11 +02:00
|
|
|
//===----------------------------------------------------------------------===//
|
2013-07-16 12:07:14 +02:00
|
|
|
class ADDS_FT<string opstr, RegisterOperand RC, InstrItinClass Itin, bit IsComm,
|
2012-12-13 02:07:37 +01:00
|
|
|
SDPatternOperator OpNode= null_frag> :
|
|
|
|
InstSE<(outs RC:$fd), (ins RC:$fs, RC:$ft),
|
|
|
|
!strconcat(opstr, "\t$fd, $fs, $ft"),
|
2015-05-07 12:29:52 +02:00
|
|
|
[(set RC:$fd, (OpNode RC:$fs, RC:$ft))], Itin, FrmFR, opstr>,
|
|
|
|
HARDFLOAT {
|
2012-12-13 02:07:37 +01:00
|
|
|
let isCommutable = IsComm;
|
|
|
|
}
|
|
|
|
|
|
|
|
multiclass ADDS_M<string opstr, InstrItinClass Itin, bit IsComm,
|
|
|
|
SDPatternOperator OpNode = null_frag> {
|
2015-05-08 14:15:04 +02:00
|
|
|
def _D32 : MMRel, ADDS_FT<opstr, AFGR64Opnd, Itin, IsComm, OpNode>, FGR_32;
|
|
|
|
def _D64 : ADDS_FT<opstr, FGR64Opnd, Itin, IsComm, OpNode>, FGR_64 {
|
2017-10-05 12:27:37 +02:00
|
|
|
string DecoderNamespace = "MipsFP64";
|
2012-12-13 02:07:37 +01:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2013-07-16 12:07:14 +02:00
|
|
|
class ABSS_FT<string opstr, RegisterOperand DstRC, RegisterOperand SrcRC,
|
2012-12-13 02:14:07 +01:00
|
|
|
InstrItinClass Itin, SDPatternOperator OpNode= null_frag> :
|
|
|
|
InstSE<(outs DstRC:$fd), (ins SrcRC:$fs), !strconcat(opstr, "\t$fd, $fs"),
|
2013-12-20 16:44:08 +01:00
|
|
|
[(set DstRC:$fd, (OpNode SrcRC:$fs))], Itin, FrmFR, opstr>,
|
2015-05-07 12:29:52 +02:00
|
|
|
HARDFLOAT,
|
2013-01-25 01:20:39 +01:00
|
|
|
NeverHasSideEffects;
|
2012-12-13 02:14:07 +01:00
|
|
|
|
2019-11-02 14:33:10 +01:00
|
|
|
class CVT_PS_S_FT<string opstr, RegisterOperand DstRC, RegisterOperand SrcRC,
|
|
|
|
InstrItinClass Itin, bit IsComm,
|
|
|
|
SDPatternOperator OpNode = null_frag> :
|
2018-08-29 13:35:03 +02:00
|
|
|
InstSE<(outs DstRC:$fd), (ins SrcRC:$fs, SrcRC:$ft),
|
|
|
|
!strconcat(opstr, "\t$fd, $fs, $ft"),
|
|
|
|
[(set DstRC:$fd, (OpNode SrcRC:$fs, SrcRC:$ft))], Itin, FrmFR, opstr>,
|
|
|
|
HARDFLOAT {
|
|
|
|
let isCommutable = IsComm;
|
|
|
|
}
|
|
|
|
|
2012-12-13 02:14:07 +01:00
|
|
|
multiclass ABSS_M<string opstr, InstrItinClass Itin,
|
|
|
|
SDPatternOperator OpNode= null_frag> {
|
2013-12-20 16:44:08 +01:00
|
|
|
def _D32 : MMRel, ABSS_FT<opstr, AFGR64Opnd, AFGR64Opnd, Itin, OpNode>,
|
2015-05-08 14:15:04 +02:00
|
|
|
FGR_32;
|
2019-11-02 14:33:10 +01:00
|
|
|
def _D64 : StdMMR6Rel, ABSS_FT<opstr, FGR64Opnd, FGR64Opnd, Itin, OpNode>,
|
|
|
|
FGR_64 {
|
2017-10-05 12:27:37 +02:00
|
|
|
string DecoderNamespace = "MipsFP64";
|
2012-12-13 02:14:07 +01:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
multiclass ROUND_M<string opstr, InstrItinClass Itin> {
|
2015-05-08 14:15:04 +02:00
|
|
|
def _D32 : MMRel, ABSS_FT<opstr, FGR32Opnd, AFGR64Opnd, Itin>, FGR_32;
|
2015-12-01 12:59:21 +01:00
|
|
|
def _D64 : StdMMR6Rel, ABSS_FT<opstr, FGR32Opnd, FGR64Opnd, Itin>, FGR_64 {
|
2017-10-05 12:27:37 +02:00
|
|
|
let DecoderNamespace = "MipsFP64";
|
2012-12-13 02:14:07 +01:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2013-07-16 12:07:14 +02:00
|
|
|
class MFC1_FT<string opstr, RegisterOperand DstRC, RegisterOperand SrcRC,
|
2012-12-13 02:16:49 +01:00
|
|
|
InstrItinClass Itin, SDPatternOperator OpNode= null_frag> :
|
|
|
|
InstSE<(outs DstRC:$rt), (ins SrcRC:$fs), !strconcat(opstr, "\t$rt, $fs"),
|
2018-05-23 17:28:28 +02:00
|
|
|
[(set DstRC:$rt, (OpNode SrcRC:$fs))], Itin, FrmFR, opstr>, HARDFLOAT {
|
|
|
|
let isMoveReg = 1;
|
|
|
|
}
|
2012-12-13 02:16:49 +01:00
|
|
|
|
2013-07-16 12:07:14 +02:00
|
|
|
class MTC1_FT<string opstr, RegisterOperand DstRC, RegisterOperand SrcRC,
|
2012-12-13 02:16:49 +01:00
|
|
|
InstrItinClass Itin, SDPatternOperator OpNode= null_frag> :
|
|
|
|
InstSE<(outs DstRC:$fs), (ins SrcRC:$rt), !strconcat(opstr, "\t$rt, $fs"),
|
2018-05-23 17:28:28 +02:00
|
|
|
[(set DstRC:$fs, (OpNode SrcRC:$rt))], Itin, FrmFR, opstr>, HARDFLOAT {
|
|
|
|
let isMoveReg = 1;
|
|
|
|
}
|
2012-12-13 02:16:49 +01:00
|
|
|
|
2014-06-12 13:55:58 +02:00
|
|
|
class MTC1_64_FT<string opstr, RegisterOperand DstRC, RegisterOperand SrcRC,
|
|
|
|
InstrItinClass Itin> :
|
|
|
|
InstSE<(outs DstRC:$fs), (ins DstRC:$fs_in, SrcRC:$rt),
|
2015-05-07 12:29:52 +02:00
|
|
|
!strconcat(opstr, "\t$rt, $fs"), [], Itin, FrmFR, opstr>, HARDFLOAT {
|
2014-06-12 13:55:58 +02:00
|
|
|
// $fs_in is part of a white lie to work around a widespread bug in the FPU
|
|
|
|
// implementation. See expandBuildPairF64 for details.
|
|
|
|
let Constraints = "$fs = $fs_in";
|
|
|
|
}
|
|
|
|
|
2016-07-11 09:41:56 +02:00
|
|
|
class LW_FT<string opstr, RegisterOperand RC, DAGOperand MO,
|
|
|
|
InstrItinClass Itin, SDPatternOperator OpNode = null_frag> :
|
|
|
|
InstSE<(outs RC:$rt), (ins MO:$addr), !strconcat(opstr, "\t$rt, $addr"),
|
2015-05-07 12:29:52 +02:00
|
|
|
[(set RC:$rt, (OpNode addrDefault:$addr))], Itin, FrmFI, opstr>,
|
|
|
|
HARDFLOAT {
|
2012-12-13 02:24:00 +01:00
|
|
|
let DecoderMethod = "DecodeFMem";
|
2013-05-13 20:23:35 +02:00
|
|
|
let mayLoad = 1;
|
2012-12-13 02:24:00 +01:00
|
|
|
}
|
|
|
|
|
2016-07-11 09:41:56 +02:00
|
|
|
class SW_FT<string opstr, RegisterOperand RC, DAGOperand MO,
|
|
|
|
InstrItinClass Itin, SDPatternOperator OpNode = null_frag> :
|
|
|
|
InstSE<(outs), (ins RC:$rt, MO:$addr), !strconcat(opstr, "\t$rt, $addr"),
|
2015-05-07 12:29:52 +02:00
|
|
|
[(OpNode RC:$rt, addrDefault:$addr)], Itin, FrmFI, opstr>, HARDFLOAT {
|
2012-12-13 02:24:00 +01:00
|
|
|
let DecoderMethod = "DecodeFMem";
|
2013-05-13 20:23:35 +02:00
|
|
|
let mayStore = 1;
|
2012-12-13 02:24:00 +01:00
|
|
|
}
|
2012-12-13 02:16:49 +01:00
|
|
|
|
2013-07-16 12:07:14 +02:00
|
|
|
class MADDS_FT<string opstr, RegisterOperand RC, InstrItinClass Itin,
|
2012-12-13 02:27:48 +01:00
|
|
|
SDPatternOperator OpNode = null_frag> :
|
|
|
|
InstSE<(outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft),
|
|
|
|
!strconcat(opstr, "\t$fd, $fr, $fs, $ft"),
|
2013-12-25 11:09:27 +01:00
|
|
|
[(set RC:$fd, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr))], Itin,
|
2015-05-07 12:29:52 +02:00
|
|
|
FrmFR, opstr>, HARDFLOAT;
|
2012-12-13 02:27:48 +01:00
|
|
|
|
2013-07-16 12:07:14 +02:00
|
|
|
class NMADDS_FT<string opstr, RegisterOperand RC, InstrItinClass Itin,
|
2012-12-13 02:27:48 +01:00
|
|
|
SDPatternOperator OpNode = null_frag> :
|
|
|
|
InstSE<(outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft),
|
|
|
|
!strconcat(opstr, "\t$fd, $fr, $fs, $ft"),
|
|
|
|
[(set RC:$fd, (fsub fpimm0, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr)))],
|
2015-05-07 12:29:52 +02:00
|
|
|
Itin, FrmFR, opstr>, HARDFLOAT;
|
2012-12-13 02:27:48 +01:00
|
|
|
|
2013-08-28 02:55:15 +02:00
|
|
|
class LWXC1_FT<string opstr, RegisterOperand DRC,
|
2012-12-13 02:30:49 +01:00
|
|
|
InstrItinClass Itin, SDPatternOperator OpNode = null_frag> :
|
2013-08-28 02:55:15 +02:00
|
|
|
InstSE<(outs DRC:$fd), (ins PtrRC:$base, PtrRC:$index),
|
2012-12-13 02:30:49 +01:00
|
|
|
!strconcat(opstr, "\t$fd, ${index}(${base})"),
|
2013-12-20 16:44:08 +01:00
|
|
|
[(set DRC:$fd, (OpNode (add iPTR:$base, iPTR:$index)))], Itin,
|
2015-05-07 12:29:52 +02:00
|
|
|
FrmFI, opstr>, HARDFLOAT {
|
2013-02-15 22:20:45 +01:00
|
|
|
let AddedComplexity = 20;
|
|
|
|
}
|
2012-12-13 02:30:49 +01:00
|
|
|
|
2013-08-28 02:55:15 +02:00
|
|
|
class SWXC1_FT<string opstr, RegisterOperand DRC,
|
2012-12-13 02:30:49 +01:00
|
|
|
InstrItinClass Itin, SDPatternOperator OpNode = null_frag> :
|
2013-08-28 02:55:15 +02:00
|
|
|
InstSE<(outs), (ins DRC:$fs, PtrRC:$base, PtrRC:$index),
|
2012-12-13 02:30:49 +01:00
|
|
|
!strconcat(opstr, "\t$fs, ${index}(${base})"),
|
2013-12-20 16:44:08 +01:00
|
|
|
[(OpNode DRC:$fs, (add iPTR:$base, iPTR:$index))], Itin,
|
2015-05-07 12:29:52 +02:00
|
|
|
FrmFI, opstr>, HARDFLOAT {
|
2013-02-15 22:20:45 +01:00
|
|
|
let AddedComplexity = 20;
|
|
|
|
}
|
2012-12-13 02:30:49 +01:00
|
|
|
|
2013-12-20 16:44:08 +01:00
|
|
|
class BC1F_FT<string opstr, DAGOperand opnd, InstrItinClass Itin,
|
2017-09-28 17:24:07 +02:00
|
|
|
SDPatternOperator Op = null_frag> :
|
2013-12-20 16:44:08 +01:00
|
|
|
InstSE<(outs), (ins FCCRegsOpnd:$fcc, opnd:$offset),
|
2016-09-09 13:06:01 +02:00
|
|
|
!strconcat(opstr, "\t$fcc, $offset"),
|
|
|
|
[(MipsFPBrcond Op, FCCRegsOpnd:$fcc, bb:$offset)], Itin,
|
|
|
|
FrmFI, opstr>, HARDFLOAT {
|
2012-12-13 02:32:36 +01:00
|
|
|
let isBranch = 1;
|
|
|
|
let isTerminator = 1;
|
2017-09-28 17:24:07 +02:00
|
|
|
let hasDelaySlot = 1;
|
|
|
|
let Defs = [AT];
|
|
|
|
let hasFCCRegOperand = 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
class BC1XL_FT<string opstr, DAGOperand opnd, InstrItinClass Itin> :
|
|
|
|
InstSE<(outs), (ins FCCRegsOpnd:$fcc, opnd:$offset),
|
|
|
|
!strconcat(opstr, "\t$fcc, $offset"), [], Itin,
|
|
|
|
FrmFI, opstr>, HARDFLOAT {
|
|
|
|
let isBranch = 1;
|
|
|
|
let isTerminator = 1;
|
|
|
|
let hasDelaySlot = 1;
|
2012-12-13 02:32:36 +01:00
|
|
|
let Defs = [AT];
|
2017-01-16 14:55:58 +01:00
|
|
|
let hasFCCRegOperand = 1;
|
2012-12-13 02:32:36 +01:00
|
|
|
}
|
|
|
|
|
2016-09-09 13:06:01 +02:00
|
|
|
class CEQS_FT<string typestr, RegisterClass RC, InstrItinClass Itin,
|
|
|
|
SDPatternOperator OpNode = null_frag> :
|
|
|
|
InstSE<(outs), (ins RC:$fs, RC:$ft, condcode:$cond),
|
|
|
|
!strconcat("c.$cond.", typestr, "\t$fs, $ft"),
|
|
|
|
[(OpNode RC:$fs, RC:$ft, imm:$cond)], Itin, FrmFR,
|
|
|
|
!strconcat("c.$cond.", typestr)>, HARDFLOAT {
|
|
|
|
let Defs = [FCC0];
|
|
|
|
let isCodeGenOnly = 1;
|
2017-01-16 14:55:58 +01:00
|
|
|
let hasFCCRegOperand = 1;
|
2016-09-09 11:22:52 +02:00
|
|
|
}
|
2014-08-17 21:47:47 +02:00
|
|
|
|
2017-01-16 14:55:58 +01:00
|
|
|
|
|
|
|
// Note: MIPS-IV introduced $fcc1-$fcc7 and renamed FCSR31[23] $fcc0. Rather
|
|
|
|
// duplicating the instruction definition for MIPS1 - MIPS3, we expand
|
|
|
|
// c.cond.ft if necessary, and reject it after constructing the
|
|
|
|
// instruction if the ISA doesn't support it.
|
2016-09-09 13:06:01 +02:00
|
|
|
class C_COND_FT<string CondStr, string Typestr, RegisterOperand RC,
|
|
|
|
InstrItinClass itin> :
|
2017-01-16 14:55:58 +01:00
|
|
|
InstSE<(outs FCCRegsOpnd:$fcc), (ins RC:$fs, RC:$ft),
|
|
|
|
!strconcat("c.", CondStr, ".", Typestr, "\t$fcc, $fs, $ft"), [], itin,
|
|
|
|
FrmFR>, HARDFLOAT {
|
|
|
|
let isCompare = 1;
|
|
|
|
let hasFCCRegOperand = 1;
|
|
|
|
}
|
|
|
|
|
2016-09-09 13:06:01 +02:00
|
|
|
|
2014-08-17 21:47:47 +02:00
|
|
|
multiclass C_COND_M<string TypeStr, RegisterOperand RC, bits<5> fmt,
|
|
|
|
InstrItinClass itin> {
|
2017-01-16 14:55:58 +01:00
|
|
|
def C_F_#NAME : MMRel, C_COND_FT<"f", TypeStr, RC, itin>,
|
|
|
|
C_COND_FM<fmt, 0> {
|
|
|
|
let BaseOpcode = "c.f."#NAME;
|
|
|
|
let isCommutable = 1;
|
|
|
|
}
|
|
|
|
def C_UN_#NAME : MMRel, C_COND_FT<"un", TypeStr, RC, itin>,
|
|
|
|
C_COND_FM<fmt, 1> {
|
|
|
|
let BaseOpcode = "c.un."#NAME;
|
|
|
|
let isCommutable = 1;
|
|
|
|
}
|
|
|
|
def C_EQ_#NAME : MMRel, C_COND_FT<"eq", TypeStr, RC, itin>,
|
|
|
|
C_COND_FM<fmt, 2> {
|
|
|
|
let BaseOpcode = "c.eq."#NAME;
|
|
|
|
let isCommutable = 1;
|
|
|
|
}
|
|
|
|
def C_UEQ_#NAME : MMRel, C_COND_FT<"ueq", TypeStr, RC, itin>,
|
|
|
|
C_COND_FM<fmt, 3> {
|
|
|
|
let BaseOpcode = "c.ueq."#NAME;
|
|
|
|
let isCommutable = 1;
|
|
|
|
}
|
|
|
|
def C_OLT_#NAME : MMRel, C_COND_FT<"olt", TypeStr, RC, itin>,
|
|
|
|
C_COND_FM<fmt, 4> {
|
|
|
|
let BaseOpcode = "c.olt."#NAME;
|
|
|
|
}
|
|
|
|
def C_ULT_#NAME : MMRel, C_COND_FT<"ult", TypeStr, RC, itin>,
|
|
|
|
C_COND_FM<fmt, 5> {
|
|
|
|
let BaseOpcode = "c.ult."#NAME;
|
|
|
|
}
|
|
|
|
def C_OLE_#NAME : MMRel, C_COND_FT<"ole", TypeStr, RC, itin>,
|
|
|
|
C_COND_FM<fmt, 6> {
|
|
|
|
let BaseOpcode = "c.ole."#NAME;
|
|
|
|
}
|
|
|
|
def C_ULE_#NAME : MMRel, C_COND_FT<"ule", TypeStr, RC, itin>,
|
|
|
|
C_COND_FM<fmt, 7> {
|
|
|
|
let BaseOpcode = "c.ule."#NAME;
|
|
|
|
}
|
|
|
|
def C_SF_#NAME : MMRel, C_COND_FT<"sf", TypeStr, RC, itin>,
|
|
|
|
C_COND_FM<fmt, 8> {
|
|
|
|
let BaseOpcode = "c.sf."#NAME;
|
|
|
|
let isCommutable = 1;
|
|
|
|
}
|
|
|
|
def C_NGLE_#NAME : MMRel, C_COND_FT<"ngle", TypeStr, RC, itin>,
|
|
|
|
C_COND_FM<fmt, 9> {
|
|
|
|
let BaseOpcode = "c.ngle."#NAME;
|
|
|
|
}
|
|
|
|
def C_SEQ_#NAME : MMRel, C_COND_FT<"seq", TypeStr, RC, itin>,
|
|
|
|
C_COND_FM<fmt, 10> {
|
|
|
|
let BaseOpcode = "c.seq."#NAME;
|
|
|
|
let isCommutable = 1;
|
|
|
|
}
|
|
|
|
def C_NGL_#NAME : MMRel, C_COND_FT<"ngl", TypeStr, RC, itin>,
|
|
|
|
C_COND_FM<fmt, 11> {
|
|
|
|
let BaseOpcode = "c.ngl."#NAME;
|
|
|
|
}
|
|
|
|
def C_LT_#NAME : MMRel, C_COND_FT<"lt", TypeStr, RC, itin>,
|
|
|
|
C_COND_FM<fmt, 12> {
|
|
|
|
let BaseOpcode = "c.lt."#NAME;
|
|
|
|
}
|
|
|
|
def C_NGE_#NAME : MMRel, C_COND_FT<"nge", TypeStr, RC, itin>,
|
|
|
|
C_COND_FM<fmt, 13> {
|
|
|
|
let BaseOpcode = "c.nge."#NAME;
|
|
|
|
}
|
|
|
|
def C_LE_#NAME : MMRel, C_COND_FT<"le", TypeStr, RC, itin>,
|
|
|
|
C_COND_FM<fmt, 14> {
|
|
|
|
let BaseOpcode = "c.le."#NAME;
|
|
|
|
}
|
|
|
|
def C_NGT_#NAME : MMRel, C_COND_FT<"ngt", TypeStr, RC, itin>,
|
|
|
|
C_COND_FM<fmt, 15> {
|
|
|
|
let BaseOpcode = "c.ngt."#NAME;
|
|
|
|
}
|
2014-01-21 12:42:48 +01:00
|
|
|
}
|
|
|
|
|
2017-01-16 14:55:58 +01:00
|
|
|
let AdditionalPredicates = [NotInMicroMips] in {
|
2014-08-17 21:47:47 +02:00
|
|
|
defm S : C_COND_M<"s", FGR32Opnd, 16, II_C_CC_S>, ISA_MIPS1_NOT_32R6_64R6;
|
2016-09-09 13:06:01 +02:00
|
|
|
defm D32 : C_COND_M<"d", AFGR64Opnd, 17, II_C_CC_D>, ISA_MIPS1_NOT_32R6_64R6,
|
|
|
|
FGR_32;
|
2017-10-05 12:27:37 +02:00
|
|
|
let DecoderNamespace = "MipsFP64" in
|
2016-09-09 13:06:01 +02:00
|
|
|
defm D64 : C_COND_M<"d", FGR64Opnd, 17, II_C_CC_D>, ISA_MIPS1_NOT_32R6_64R6,
|
|
|
|
FGR_64;
|
2017-01-16 14:55:58 +01:00
|
|
|
}
|
2011-04-15 23:51:11 +02:00
|
|
|
//===----------------------------------------------------------------------===//
|
2008-07-09 06:45:36 +02:00
|
|
|
// Floating Point Instructions
|
2011-04-15 23:51:11 +02:00
|
|
|
//===----------------------------------------------------------------------===//
|
2018-05-14 18:26:50 +02:00
|
|
|
let AdditionalPredicates = [NotInMicroMips] in {
|
2019-11-02 14:33:10 +01:00
|
|
|
def ROUND_W_S : MMRel, StdMMR6Rel,
|
|
|
|
ABSS_FT<"round.w.s", FGR32Opnd, FGR32Opnd, II_ROUND>,
|
|
|
|
ABSS_FM<0xc, 16>, ISA_MIPS2;
|
|
|
|
defm ROUND_W : ROUND_M<"round.w.d", II_ROUND>, ABSS_FM<0xc, 17>, ISA_MIPS2;
|
|
|
|
def TRUNC_W_S : MMRel, StdMMR6Rel,
|
|
|
|
ABSS_FT<"trunc.w.s", FGR32Opnd, FGR32Opnd, II_TRUNC>,
|
|
|
|
ABSS_FM<0xd, 16>, ISA_MIPS2;
|
|
|
|
def CEIL_W_S : MMRel, StdMMR6Rel,
|
|
|
|
ABSS_FT<"ceil.w.s", FGR32Opnd, FGR32Opnd, II_CEIL>,
|
|
|
|
ABSS_FM<0xe, 16>, ISA_MIPS2;
|
|
|
|
def FLOOR_W_S : MMRel, StdMMR6Rel,
|
|
|
|
ABSS_FT<"floor.w.s", FGR32Opnd, FGR32Opnd, II_FLOOR>,
|
|
|
|
ABSS_FM<0xf, 16>, ISA_MIPS2;
|
|
|
|
def CVT_W_S : MMRel, ABSS_FT<"cvt.w.s", FGR32Opnd, FGR32Opnd, II_CVT>,
|
|
|
|
ABSS_FM<0x24, 16>, ISA_MIPS1;
|
2012-12-13 02:14:07 +01:00
|
|
|
|
2018-05-14 18:26:50 +02:00
|
|
|
defm TRUNC_W : ROUND_M<"trunc.w.d", II_TRUNC>, ABSS_FM<0xd, 17>, ISA_MIPS2;
|
|
|
|
defm CEIL_W : ROUND_M<"ceil.w.d", II_CEIL>, ABSS_FM<0xe, 17>, ISA_MIPS2;
|
|
|
|
defm FLOOR_W : ROUND_M<"floor.w.d", II_FLOOR>, ABSS_FM<0xf, 17>, ISA_MIPS2;
|
2018-05-10 12:42:30 +02:00
|
|
|
defm CVT_W : ROUND_M<"cvt.w.d", II_CVT>, ABSS_FM<0x24, 17>, ISA_MIPS1;
|
[mips] Define certain instructions in microMIPS32r3
Instructions affected:
mthc1, mfhc1, add.d, sub.d, mul.d, div.d,
mov.d, neg.d, cvt.w.d, cvt.d.s, cvt.d.w, cvt.s.d
These instructions are now defined for
microMIPS32r3 + microMIPS32r6 in MicroMipsInstrFPU.td
since they shared their encoding with those already defined
in microMIPS32r6InstrInfo.td and have been therefore
removed from the latter file.
Some instructions present in MicroMipsInstrFPU.td which
did not have both AFGR64 and FGR64 variants defined have
been altered to do so.
Differential revision: https://reviews.llvm.org/D42738
llvm-svn: 324584
2018-02-08 10:25:17 +01:00
|
|
|
}
|
2012-12-13 01:29:29 +01:00
|
|
|
|
2016-10-05 18:11:01 +02:00
|
|
|
let AdditionalPredicates = [NotInMicroMips] in {
|
|
|
|
def RECIP_S : MMRel, ABSS_FT<"recip.s", FGR32Opnd, FGR32Opnd, II_RECIP_S>,
|
|
|
|
ABSS_FM<0b010101, 0x10>, INSN_MIPS4_32R2;
|
2017-10-10 16:41:11 +02:00
|
|
|
def RECIP_D32 : MMRel, ABSS_FT<"recip.d", AFGR64Opnd, AFGR64Opnd, II_RECIP_D>,
|
|
|
|
ABSS_FM<0b010101, 0x11>, INSN_MIPS4_32R2, FGR_32 {
|
|
|
|
let BaseOpcode = "RECIP_D32";
|
|
|
|
}
|
|
|
|
let DecoderNamespace = "MipsFP64" in
|
|
|
|
def RECIP_D64 : MMRel, ABSS_FT<"recip.d", FGR64Opnd, FGR64Opnd,
|
|
|
|
II_RECIP_D>, ABSS_FM<0b010101, 0x11>,
|
|
|
|
INSN_MIPS4_32R2, FGR_64;
|
2016-10-05 18:11:01 +02:00
|
|
|
def RSQRT_S : MMRel, ABSS_FT<"rsqrt.s", FGR32Opnd, FGR32Opnd, II_RSQRT_S>,
|
|
|
|
ABSS_FM<0b010110, 0x10>, INSN_MIPS4_32R2;
|
2017-10-10 16:41:11 +02:00
|
|
|
def RSQRT_D32 : MMRel, ABSS_FT<"rsqrt.d", AFGR64Opnd, AFGR64Opnd, II_RSQRT_D>,
|
|
|
|
ABSS_FM<0b010110, 0x11>, INSN_MIPS4_32R2, FGR_32 {
|
|
|
|
let BaseOpcode = "RSQRT_D32";
|
|
|
|
}
|
|
|
|
let DecoderNamespace = "MipsFP64" in
|
|
|
|
def RSQRT_D64 : MMRel, ABSS_FT<"rsqrt.d", FGR64Opnd, FGR64Opnd,
|
|
|
|
II_RSQRT_D>, ABSS_FM<0b010110, 0x11>,
|
|
|
|
INSN_MIPS4_32R2, FGR_64;
|
2016-10-05 18:11:01 +02:00
|
|
|
}
|
2017-10-05 12:27:37 +02:00
|
|
|
let DecoderNamespace = "MipsFP64" in {
|
2015-12-01 12:59:21 +01:00
|
|
|
let AdditionalPredicates = [NotInMicroMips] in {
|
2014-01-21 11:56:23 +01:00
|
|
|
def ROUND_L_S : ABSS_FT<"round.l.s", FGR64Opnd, FGR32Opnd, II_ROUND>,
|
2018-06-12 12:28:06 +02:00
|
|
|
ABSS_FM<0x8, 16>, ISA_MIPS2, FGR_64;
|
2014-01-21 11:56:23 +01:00
|
|
|
def ROUND_L_D64 : ABSS_FT<"round.l.d", FGR64Opnd, FGR64Opnd, II_ROUND>,
|
2018-06-12 12:28:06 +02:00
|
|
|
ABSS_FM<0x8, 17>, INSN_MIPS3_32, FGR_64;
|
2014-01-21 11:56:23 +01:00
|
|
|
def TRUNC_L_S : ABSS_FT<"trunc.l.s", FGR64Opnd, FGR32Opnd, II_TRUNC>,
|
2018-06-12 12:28:06 +02:00
|
|
|
ABSS_FM<0x9, 16>, ISA_MIPS2, FGR_64;
|
2014-01-21 11:56:23 +01:00
|
|
|
def TRUNC_L_D64 : ABSS_FT<"trunc.l.d", FGR64Opnd, FGR64Opnd, II_TRUNC>,
|
2018-06-12 12:28:06 +02:00
|
|
|
ABSS_FM<0x9, 17>, INSN_MIPS3_32, FGR_64;
|
2014-01-21 11:56:23 +01:00
|
|
|
def CEIL_L_S : ABSS_FT<"ceil.l.s", FGR64Opnd, FGR32Opnd, II_CEIL>,
|
2018-06-12 12:28:06 +02:00
|
|
|
ABSS_FM<0xa, 16>, ISA_MIPS2, FGR_64;
|
2014-01-21 11:56:23 +01:00
|
|
|
def CEIL_L_D64 : ABSS_FT<"ceil.l.d", FGR64Opnd, FGR64Opnd, II_CEIL>,
|
2018-06-12 12:28:06 +02:00
|
|
|
ABSS_FM<0xa, 17>, INSN_MIPS3_32, FGR_64;
|
2014-01-21 11:56:23 +01:00
|
|
|
def FLOOR_L_S : ABSS_FT<"floor.l.s", FGR64Opnd, FGR32Opnd, II_FLOOR>,
|
2018-06-12 12:28:06 +02:00
|
|
|
ABSS_FM<0xb, 16>, ISA_MIPS2, FGR_64;
|
2014-01-21 11:56:23 +01:00
|
|
|
def FLOOR_L_D64 : ABSS_FT<"floor.l.d", FGR64Opnd, FGR64Opnd, II_FLOOR>,
|
2018-06-12 12:28:06 +02:00
|
|
|
ABSS_FM<0xb, 17>, INSN_MIPS3_32, FGR_64;
|
2015-09-07 15:01:04 +02:00
|
|
|
}
|
2012-12-13 01:29:29 +01:00
|
|
|
}
|
|
|
|
|
2015-09-07 12:31:31 +02:00
|
|
|
let AdditionalPredicates = [NotInMicroMips] in{
|
2018-05-10 12:42:30 +02:00
|
|
|
def CVT_S_W : MMRel, ABSS_FT<"cvt.s.w", FGR32Opnd, FGR32Opnd, II_CVT>,
|
|
|
|
ABSS_FM<0x20, 20>, ISA_MIPS1;
|
2015-09-07 12:31:31 +02:00
|
|
|
def CVT_L_S : MMRel, ABSS_FT<"cvt.l.s", FGR64Opnd, FGR32Opnd, II_CVT>,
|
|
|
|
ABSS_FM<0x25, 16>, INSN_MIPS3_32R2;
|
|
|
|
def CVT_L_D64: MMRel, ABSS_FT<"cvt.l.d", FGR64Opnd, FGR64Opnd, II_CVT>,
|
|
|
|
ABSS_FM<0x25, 17>, INSN_MIPS3_32R2;
|
|
|
|
}
|
Several changes to Mips backend, experimental fp support being the most
important.
- Cleanup in the Subtarget info with addition of new features, not all support
yet, but they allow the future inclusion of features easier. Among new features,
we have : Arch family info (mips1, mips2, ...), ABI info (o32, eabi), 64-bit
integer
and float registers, allegrex vector FPU (VFPU), single float only support.
- TargetMachine now detects allegrex core.
- Added allegrex (Mips32r2) sext_inreg instructions.
- *Added Float Point Instructions*, handling single float only, and
aliased accesses for 32-bit FPUs.
- Some cleanup in FP instruction formats and FP register classes.
- Calling conventions improved to support mips 32-bit EABI.
- Added Asm Printer support for fp cond codes.
- Added support for sret copy to a return register.
- EABI support added into LowerCALL and FORMAL_ARGS.
- MipsFunctionInfo now keeps a virtual register per function to track the
sret on function entry until function ret.
- MipsInstrInfo FP support into methods (isMoveInstr, isLoadFromStackSlot, ...),
FP cond codes mapping and initial FP Branch Analysis.
- Two new Mips SDNode to handle fp branch and compare instructions : FPBrcond,
FPCmp
- MipsTargetLowering : handling different FP classes, Allegrex support, sret
return copy, no homing location within EABI, non 32-bit stack objects
arguments, and asm constraint for float.
llvm-svn: 53146
2008-07-05 21:05:21 +02:00
|
|
|
|
[mips] Define certain instructions in microMIPS32r3
Instructions affected:
mthc1, mfhc1, add.d, sub.d, mul.d, div.d,
mov.d, neg.d, cvt.w.d, cvt.d.s, cvt.d.w, cvt.s.d
These instructions are now defined for
microMIPS32r3 + microMIPS32r6 in MicroMipsInstrFPU.td
since they shared their encoding with those already defined
in microMIPS32r6InstrInfo.td and have been therefore
removed from the latter file.
Some instructions present in MicroMipsInstrFPU.td which
did not have both AFGR64 and FGR64 variants defined have
been altered to do so.
Differential revision: https://reviews.llvm.org/D42738
llvm-svn: 324584
2018-02-08 10:25:17 +01:00
|
|
|
let AdditionalPredicates = [NotInMicroMips] in {
|
|
|
|
def CVT_S_D32 : MMRel, ABSS_FT<"cvt.s.d", FGR32Opnd, AFGR64Opnd, II_CVT>,
|
2018-05-10 12:42:30 +02:00
|
|
|
ABSS_FM<0x20, 17>, ISA_MIPS1, FGR_32;
|
[mips] Define certain instructions in microMIPS32r3
Instructions affected:
mthc1, mfhc1, add.d, sub.d, mul.d, div.d,
mov.d, neg.d, cvt.w.d, cvt.d.s, cvt.d.w, cvt.s.d
These instructions are now defined for
microMIPS32r3 + microMIPS32r6 in MicroMipsInstrFPU.td
since they shared their encoding with those already defined
in microMIPS32r6InstrInfo.td and have been therefore
removed from the latter file.
Some instructions present in MicroMipsInstrFPU.td which
did not have both AFGR64 and FGR64 variants defined have
been altered to do so.
Differential revision: https://reviews.llvm.org/D42738
llvm-svn: 324584
2018-02-08 10:25:17 +01:00
|
|
|
def CVT_D32_S : MMRel, ABSS_FT<"cvt.d.s", AFGR64Opnd, FGR32Opnd, II_CVT>,
|
2018-05-10 12:42:30 +02:00
|
|
|
ABSS_FM<0x21, 16>, ISA_MIPS1, FGR_32;
|
2018-02-20 16:55:17 +01:00
|
|
|
def CVT_D32_W : MMRel, ABSS_FT<"cvt.d.w", AFGR64Opnd, FGR32Opnd, II_CVT>,
|
2018-05-10 12:42:30 +02:00
|
|
|
ABSS_FM<0x21, 20>, ISA_MIPS1, FGR_32;
|
[mips] Define certain instructions in microMIPS32r3
Instructions affected:
mthc1, mfhc1, add.d, sub.d, mul.d, div.d,
mov.d, neg.d, cvt.w.d, cvt.d.s, cvt.d.w, cvt.s.d
These instructions are now defined for
microMIPS32r3 + microMIPS32r6 in MicroMipsInstrFPU.td
since they shared their encoding with those already defined
in microMIPS32r6InstrInfo.td and have been therefore
removed from the latter file.
Some instructions present in MicroMipsInstrFPU.td which
did not have both AFGR64 and FGR64 variants defined have
been altered to do so.
Differential revision: https://reviews.llvm.org/D42738
llvm-svn: 324584
2018-02-08 10:25:17 +01:00
|
|
|
}
|
2018-08-29 13:35:03 +02:00
|
|
|
|
|
|
|
let DecoderNamespace = "MipsFP64" in {
|
|
|
|
let AdditionalPredicates = [NotInMicroMips] in {
|
2020-10-30 08:57:22 +01:00
|
|
|
def FADD_PS64 : ADDS_FT<"add.ps", FGR64Opnd, II_ADD_PS, 0>,
|
|
|
|
ADDS_FM<0x0, 22>,
|
|
|
|
ISA_MIPS32R2_NOT_32R6_64R6, FGR_64;
|
|
|
|
def FMUL_PS64 : ADDS_FT<"mul.ps", FGR64Opnd, II_MUL_PS, 0>,
|
|
|
|
ADDS_FM<0x2, 22>,
|
|
|
|
ISA_MIPS32R2_NOT_32R6_64R6, FGR_64;
|
2018-08-29 13:35:03 +02:00
|
|
|
def PLL_PS64 : ADDS_FT<"pll.ps", FGR64Opnd, II_CVT, 0>,
|
|
|
|
ADDS_FM<0x2C, 22>,
|
|
|
|
ISA_MIPS32R2_NOT_32R6_64R6, FGR_64;
|
|
|
|
def PLU_PS64 : ADDS_FT<"plu.ps", FGR64Opnd, II_CVT, 0>,
|
|
|
|
ADDS_FM<0x2D, 22>,
|
|
|
|
ISA_MIPS32R2_NOT_32R6_64R6, FGR_64;
|
2020-03-13 17:15:55 +01:00
|
|
|
def PUL_PS64 : ADDS_FT<"pul.ps", FGR64Opnd, II_CVT, 0>,
|
|
|
|
ADDS_FM<0x2E, 22>,
|
|
|
|
ISA_MIPS32R2_NOT_32R6_64R6, FGR_64;
|
|
|
|
def PUU_PS64 : ADDS_FT<"puu.ps", FGR64Opnd, II_CVT, 0>,
|
|
|
|
ADDS_FM<0x2F, 22>,
|
|
|
|
ISA_MIPS32R2_NOT_32R6_64R6, FGR_64;
|
2020-10-30 08:57:22 +01:00
|
|
|
def FSUB_PS64 : ADDS_FT<"sub.ps", FGR64Opnd, II_SUB_PS, 0>,
|
|
|
|
ADDS_FM<0x1, 22>,
|
|
|
|
ISA_MIPS32R2_NOT_32R6_64R6, FGR_64;
|
2018-08-29 13:35:03 +02:00
|
|
|
|
|
|
|
def CVT_S_PU64 : ABSS_FT<"cvt.s.pu", FGR32Opnd, FGR64Opnd, II_CVT>,
|
|
|
|
ABSS_FM<0x20, 22>,
|
|
|
|
ISA_MIPS32R2_NOT_32R6_64R6, FGR_64;
|
|
|
|
def CVT_S_PL64 : ABSS_FT<"cvt.s.pl", FGR32Opnd, FGR64Opnd, II_CVT>,
|
|
|
|
ABSS_FM<0x28, 22>,
|
|
|
|
ISA_MIPS32R2_NOT_32R6_64R6, FGR_64;
|
|
|
|
|
|
|
|
def CVT_PS_S64 : CVT_PS_S_FT<"cvt.ps.s", FGR64Opnd, FGR32Opnd, II_CVT, 0>,
|
|
|
|
ADDS_FM<0x26, 16>,
|
|
|
|
ISA_MIPS32R2_NOT_32R6_64R6, FGR_64;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2020-03-17 12:12:52 +01:00
|
|
|
let DecoderNamespace = "MipsFP64" in {
|
2020-03-22 16:18:25 +01:00
|
|
|
let AdditionalPredicates = [HasMips3D] in {
|
2020-03-17 12:12:52 +01:00
|
|
|
def ADDR_PS64 : ADDS_FT<"addr.ps", FGR64Opnd, II_ADDR_PS, 0>,
|
|
|
|
ADDS_FM<0x18, 22>, ISA_MIPS32R2_NOT_32R6_64R6, FGR_64;
|
|
|
|
def MULR_PS64 : ADDS_FT<"mulr.ps", FGR64Opnd, II_MULR_PS, 0>,
|
|
|
|
ADDS_FM<0x1a, 22>, ISA_MIPS32R2_NOT_32R6_64R6, FGR_64;
|
|
|
|
def CVT_PS_PW64 : ABSS_FT<"cvt.ps.pw", FGR64Opnd, FGR64Opnd, II_CVT>,
|
|
|
|
ABSS_FM<0x26, 20>,
|
|
|
|
ISA_MIPS32R2_NOT_32R6_64R6, FGR_64;
|
|
|
|
def CVT_PW_PS64 : ABSS_FT<"cvt.pw.ps", FGR64Opnd, FGR64Opnd, II_CVT>,
|
|
|
|
ABSS_FM<0x24, 22>,
|
|
|
|
ISA_MIPS32R2_NOT_32R6_64R6, FGR_64;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2017-10-05 12:27:37 +02:00
|
|
|
let DecoderNamespace = "MipsFP64" in {
|
[mips] Define certain instructions in microMIPS32r3
Instructions affected:
mthc1, mfhc1, add.d, sub.d, mul.d, div.d,
mov.d, neg.d, cvt.w.d, cvt.d.s, cvt.d.w, cvt.s.d
These instructions are now defined for
microMIPS32r3 + microMIPS32r6 in MicroMipsInstrFPU.td
since they shared their encoding with those already defined
in microMIPS32r6InstrInfo.td and have been therefore
removed from the latter file.
Some instructions present in MicroMipsInstrFPU.td which
did not have both AFGR64 and FGR64 variants defined have
been altered to do so.
Differential revision: https://reviews.llvm.org/D42738
llvm-svn: 324584
2018-02-08 10:25:17 +01:00
|
|
|
let AdditionalPredicates = [NotInMicroMips] in {
|
2015-09-07 12:31:31 +02:00
|
|
|
def CVT_S_L : ABSS_FT<"cvt.s.l", FGR32Opnd, FGR64Opnd, II_CVT>,
|
2018-05-10 12:42:30 +02:00
|
|
|
ABSS_FM<0x20, 21>, INSN_MIPS3_32R2, FGR_64;
|
[mips] Define certain instructions in microMIPS32r3
Instructions affected:
mthc1, mfhc1, add.d, sub.d, mul.d, div.d,
mov.d, neg.d, cvt.w.d, cvt.d.s, cvt.d.w, cvt.s.d
These instructions are now defined for
microMIPS32r3 + microMIPS32r6 in MicroMipsInstrFPU.td
since they shared their encoding with those already defined
in microMIPS32r6InstrInfo.td and have been therefore
removed from the latter file.
Some instructions present in MicroMipsInstrFPU.td which
did not have both AFGR64 and FGR64 variants defined have
been altered to do so.
Differential revision: https://reviews.llvm.org/D42738
llvm-svn: 324584
2018-02-08 10:25:17 +01:00
|
|
|
def CVT_S_D64 : ABSS_FT<"cvt.s.d", FGR32Opnd, FGR64Opnd, II_CVT>,
|
2018-05-10 12:42:30 +02:00
|
|
|
ABSS_FM<0x20, 17>, ISA_MIPS1, FGR_64;
|
[mips] Define certain instructions in microMIPS32r3
Instructions affected:
mthc1, mfhc1, add.d, sub.d, mul.d, div.d,
mov.d, neg.d, cvt.w.d, cvt.d.s, cvt.d.w, cvt.s.d
These instructions are now defined for
microMIPS32r3 + microMIPS32r6 in MicroMipsInstrFPU.td
since they shared their encoding with those already defined
in microMIPS32r6InstrInfo.td and have been therefore
removed from the latter file.
Some instructions present in MicroMipsInstrFPU.td which
did not have both AFGR64 and FGR64 variants defined have
been altered to do so.
Differential revision: https://reviews.llvm.org/D42738
llvm-svn: 324584
2018-02-08 10:25:17 +01:00
|
|
|
def CVT_D64_W : ABSS_FT<"cvt.d.w", FGR64Opnd, FGR32Opnd, II_CVT>,
|
2018-05-10 12:42:30 +02:00
|
|
|
ABSS_FM<0x21, 20>, ISA_MIPS1, FGR_64;
|
[mips] Define certain instructions in microMIPS32r3
Instructions affected:
mthc1, mfhc1, add.d, sub.d, mul.d, div.d,
mov.d, neg.d, cvt.w.d, cvt.d.s, cvt.d.w, cvt.s.d
These instructions are now defined for
microMIPS32r3 + microMIPS32r6 in MicroMipsInstrFPU.td
since they shared their encoding with those already defined
in microMIPS32r6InstrInfo.td and have been therefore
removed from the latter file.
Some instructions present in MicroMipsInstrFPU.td which
did not have both AFGR64 and FGR64 variants defined have
been altered to do so.
Differential revision: https://reviews.llvm.org/D42738
llvm-svn: 324584
2018-02-08 10:25:17 +01:00
|
|
|
def CVT_D64_S : ABSS_FT<"cvt.d.s", FGR64Opnd, FGR32Opnd, II_CVT>,
|
2018-05-10 12:42:30 +02:00
|
|
|
ABSS_FM<0x21, 16>, ISA_MIPS1, FGR_64;
|
|
|
|
def CVT_D64_L : ABSS_FT<"cvt.d.l", FGR64Opnd, FGR64Opnd, II_CVT>,
|
|
|
|
ABSS_FM<0x21, 21>, INSN_MIPS3_32R2, FGR_64;
|
2015-09-07 12:31:31 +02:00
|
|
|
}
|
2011-10-08 05:19:38 +02:00
|
|
|
}
|
Several changes to Mips backend, experimental fp support being the most
important.
- Cleanup in the Subtarget info with addition of new features, not all support
yet, but they allow the future inclusion of features easier. Among new features,
we have : Arch family info (mips1, mips2, ...), ABI info (o32, eabi), 64-bit
integer
and float registers, allegrex vector FPU (VFPU), single float only support.
- TargetMachine now detects allegrex core.
- Added allegrex (Mips32r2) sext_inreg instructions.
- *Added Float Point Instructions*, handling single float only, and
aliased accesses for 32-bit FPUs.
- Some cleanup in FP instruction formats and FP register classes.
- Calling conventions improved to support mips 32-bit EABI.
- Added Asm Printer support for fp cond codes.
- Added support for sret copy to a return register.
- EABI support added into LowerCALL and FORMAL_ARGS.
- MipsFunctionInfo now keeps a virtual register per function to track the
sret on function entry until function ret.
- MipsInstrInfo FP support into methods (isMoveInstr, isLoadFromStackSlot, ...),
FP cond codes mapping and initial FP Branch Analysis.
- Two new Mips SDNode to handle fp branch and compare instructions : FPBrcond,
FPCmp
- MipsTargetLowering : handling different FP classes, Allegrex support, sret
return copy, no homing location within EABI, non 32-bit stack objects
arguments, and asm constraint for float.
llvm-svn: 53146
2008-07-05 21:05:21 +02:00
|
|
|
|
2013-05-16 21:48:37 +02:00
|
|
|
let isPseudo = 1, isCodeGenOnly = 1 in {
|
2014-01-21 11:56:23 +01:00
|
|
|
def PseudoCVT_S_W : ABSS_FT<"", FGR32Opnd, GPR32Opnd, II_CVT>;
|
|
|
|
def PseudoCVT_D32_W : ABSS_FT<"", AFGR64Opnd, GPR32Opnd, II_CVT>;
|
|
|
|
def PseudoCVT_S_L : ABSS_FT<"", FGR64Opnd, GPR64Opnd, II_CVT>;
|
|
|
|
def PseudoCVT_D64_W : ABSS_FT<"", FGR64Opnd, GPR32Opnd, II_CVT>;
|
|
|
|
def PseudoCVT_D64_L : ABSS_FT<"", FGR64Opnd, GPR64Opnd, II_CVT>;
|
2013-05-16 21:48:37 +02:00
|
|
|
}
|
|
|
|
|
2019-01-28 15:59:30 +01:00
|
|
|
let AdditionalPredicates = [NotInMicroMips, UseAbs] in {
|
2017-10-26 13:36:54 +02:00
|
|
|
def FABS_S : MMRel, ABSS_FT<"abs.s", FGR32Opnd, FGR32Opnd, II_ABS, fabs>,
|
2018-06-12 12:28:06 +02:00
|
|
|
ABSS_FM<0x5, 16>, ISA_MIPS1;
|
|
|
|
defm FABS : ABSS_M<"abs.d", II_ABS, fabs>, ABSS_FM<0x5, 17>, ISA_MIPS1;
|
2017-10-26 13:36:54 +02:00
|
|
|
}
|
|
|
|
|
2014-04-09 11:56:43 +02:00
|
|
|
def FNEG_S : MMRel, ABSS_FT<"neg.s", FGR32Opnd, FGR32Opnd, II_NEG, fneg>,
|
2018-06-12 12:28:06 +02:00
|
|
|
ABSS_FM<0x7, 16>, ISA_MIPS1;
|
[mips] Define certain instructions in microMIPS32r3
Instructions affected:
mthc1, mfhc1, add.d, sub.d, mul.d, div.d,
mov.d, neg.d, cvt.w.d, cvt.d.s, cvt.d.w, cvt.s.d
These instructions are now defined for
microMIPS32r3 + microMIPS32r6 in MicroMipsInstrFPU.td
since they shared their encoding with those already defined
in microMIPS32r6InstrInfo.td and have been therefore
removed from the latter file.
Some instructions present in MicroMipsInstrFPU.td which
did not have both AFGR64 and FGR64 variants defined have
been altered to do so.
Differential revision: https://reviews.llvm.org/D42738
llvm-svn: 324584
2018-02-08 10:25:17 +01:00
|
|
|
let AdditionalPredicates = [NotInMicroMips] in {
|
2018-06-12 12:28:06 +02:00
|
|
|
defm FNEG : ABSS_M<"neg.d", II_NEG, fneg>, ABSS_FM<0x7, 17>, ISA_MIPS1;
|
[mips] Define certain instructions in microMIPS32r3
Instructions affected:
mthc1, mfhc1, add.d, sub.d, mul.d, div.d,
mov.d, neg.d, cvt.w.d, cvt.d.s, cvt.d.w, cvt.s.d
These instructions are now defined for
microMIPS32r3 + microMIPS32r6 in MicroMipsInstrFPU.td
since they shared their encoding with those already defined
in microMIPS32r6InstrInfo.td and have been therefore
removed from the latter file.
Some instructions present in MicroMipsInstrFPU.td which
did not have both AFGR64 and FGR64 variants defined have
been altered to do so.
Differential revision: https://reviews.llvm.org/D42738
llvm-svn: 324584
2018-02-08 10:25:17 +01:00
|
|
|
}
|
2012-12-13 01:29:29 +01:00
|
|
|
|
2018-01-23 11:09:39 +01:00
|
|
|
let AdditionalPredicates = [NotInMicroMips] in {
|
|
|
|
def FSQRT_S : MMRel, StdMMR6Rel, ABSS_FT<"sqrt.s", FGR32Opnd, FGR32Opnd,
|
|
|
|
II_SQRT_S, fsqrt>, ABSS_FM<0x4, 16>, ISA_MIPS2;
|
|
|
|
defm FSQRT : ABSS_M<"sqrt.d", II_SQRT_D, fsqrt>, ABSS_FM<0x4, 17>, ISA_MIPS2;
|
|
|
|
}
|
Several changes to Mips backend, experimental fp support being the most
important.
- Cleanup in the Subtarget info with addition of new features, not all support
yet, but they allow the future inclusion of features easier. Among new features,
we have : Arch family info (mips1, mips2, ...), ABI info (o32, eabi), 64-bit
integer
and float registers, allegrex vector FPU (VFPU), single float only support.
- TargetMachine now detects allegrex core.
- Added allegrex (Mips32r2) sext_inreg instructions.
- *Added Float Point Instructions*, handling single float only, and
aliased accesses for 32-bit FPUs.
- Some cleanup in FP instruction formats and FP register classes.
- Calling conventions improved to support mips 32-bit EABI.
- Added Asm Printer support for fp cond codes.
- Added support for sret copy to a return register.
- EABI support added into LowerCALL and FORMAL_ARGS.
- MipsFunctionInfo now keeps a virtual register per function to track the
sret on function entry until function ret.
- MipsInstrInfo FP support into methods (isMoveInstr, isLoadFromStackSlot, ...),
FP cond codes mapping and initial FP Branch Analysis.
- Two new Mips SDNode to handle fp branch and compare instructions : FPBrcond,
FPCmp
- MipsTargetLowering : handling different FP classes, Allegrex support, sret
return copy, no homing location within EABI, non 32-bit stack objects
arguments, and asm constraint for float.
llvm-svn: 53146
2008-07-05 21:05:21 +02:00
|
|
|
|
|
|
|
// The odd-numbered registers are only referenced when doing loads,
|
|
|
|
// stores, and moves between floating-point and integer registers.
|
2011-03-04 18:51:39 +01:00
|
|
|
// When defining instructions, we reference all 32-bit registers,
|
Several changes to Mips backend, experimental fp support being the most
important.
- Cleanup in the Subtarget info with addition of new features, not all support
yet, but they allow the future inclusion of features easier. Among new features,
we have : Arch family info (mips1, mips2, ...), ABI info (o32, eabi), 64-bit
integer
and float registers, allegrex vector FPU (VFPU), single float only support.
- TargetMachine now detects allegrex core.
- Added allegrex (Mips32r2) sext_inreg instructions.
- *Added Float Point Instructions*, handling single float only, and
aliased accesses for 32-bit FPUs.
- Some cleanup in FP instruction formats and FP register classes.
- Calling conventions improved to support mips 32-bit EABI.
- Added Asm Printer support for fp cond codes.
- Added support for sret copy to a return register.
- EABI support added into LowerCALL and FORMAL_ARGS.
- MipsFunctionInfo now keeps a virtual register per function to track the
sret on function entry until function ret.
- MipsInstrInfo FP support into methods (isMoveInstr, isLoadFromStackSlot, ...),
FP cond codes mapping and initial FP Branch Analysis.
- Two new Mips SDNode to handle fp branch and compare instructions : FPBrcond,
FPCmp
- MipsTargetLowering : handling different FP classes, Allegrex support, sret
return copy, no homing location within EABI, non 32-bit stack objects
arguments, and asm constraint for float.
llvm-svn: 53146
2008-07-05 21:05:21 +02:00
|
|
|
// regardless of register aliasing.
|
2011-10-18 19:50:36 +02:00
|
|
|
|
|
|
|
/// Move Control Registers From/To CPU Registers
|
2016-08-04 13:22:52 +02:00
|
|
|
let AdditionalPredicates = [NotInMicroMips] in {
|
2018-06-12 12:28:06 +02:00
|
|
|
def CFC1 : MMRel, MFC1_FT<"cfc1", GPR32Opnd, CCROpnd, II_CFC1>, MFC1_FM<2>,
|
|
|
|
ISA_MIPS1;
|
|
|
|
def CTC1 : MMRel, MTC1_FT<"ctc1", CCROpnd, GPR32Opnd, II_CTC1>, MFC1_FM<6>,
|
|
|
|
ISA_MIPS1;
|
2017-07-18 14:05:35 +02:00
|
|
|
|
2018-08-31 17:57:17 +02:00
|
|
|
def MFC1 : MMRel, StdMMR6Rel, MFC1_FT<"mfc1", GPR32Opnd, FGR32Opnd, II_MFC1,
|
|
|
|
bitconvert>, MFC1_FM<0>, ISA_MIPS1;
|
2018-05-15 13:10:30 +02:00
|
|
|
def MFC1_D64 : MFC1_FT<"mfc1", GPR32Opnd, FGR64Opnd, II_MFC1>, MFC1_FM<0>,
|
2018-06-12 12:28:06 +02:00
|
|
|
ISA_MIPS1, FGR_64 {
|
2018-05-15 13:10:30 +02:00
|
|
|
let DecoderNamespace = "MipsFP64";
|
|
|
|
}
|
2018-08-31 17:57:17 +02:00
|
|
|
def MTC1 : MMRel, StdMMR6Rel, MTC1_FT<"mtc1", FGR32Opnd, GPR32Opnd, II_MTC1,
|
|
|
|
bitconvert>, MFC1_FM<4>, ISA_MIPS1;
|
2018-05-15 13:10:30 +02:00
|
|
|
def MTC1_D64 : MTC1_FT<"mtc1", FGR64Opnd, GPR32Opnd, II_MTC1>, MFC1_FM<4>,
|
2018-06-12 12:28:06 +02:00
|
|
|
ISA_MIPS1, FGR_64 {
|
2018-05-15 13:10:30 +02:00
|
|
|
let DecoderNamespace = "MipsFP64";
|
|
|
|
}
|
|
|
|
|
2016-03-31 10:51:24 +02:00
|
|
|
def MFHC1_D32 : MMRel, MFC1_FT<"mfhc1", GPR32Opnd, AFGR64Opnd, II_MFHC1>,
|
|
|
|
MFC1_FM<3>, ISA_MIPS32R2, FGR_32;
|
|
|
|
def MFHC1_D64 : MFC1_FT<"mfhc1", GPR32Opnd, FGR64Opnd, II_MFHC1>,
|
|
|
|
MFC1_FM<3>, ISA_MIPS32R2, FGR_64 {
|
2017-10-05 12:27:37 +02:00
|
|
|
let DecoderNamespace = "MipsFP64";
|
2016-03-31 10:51:24 +02:00
|
|
|
}
|
2018-05-15 13:10:30 +02:00
|
|
|
|
2019-11-02 14:33:10 +01:00
|
|
|
def MTHC1_D32 : MMRel, StdMMR6Rel,
|
|
|
|
MTC1_64_FT<"mthc1", AFGR64Opnd, GPR32Opnd, II_MTHC1>,
|
2016-03-24 09:02:09 +01:00
|
|
|
MFC1_FM<7>, ISA_MIPS32R2, FGR_32;
|
|
|
|
def MTHC1_D64 : MTC1_64_FT<"mthc1", FGR64Opnd, GPR32Opnd, II_MTHC1>,
|
|
|
|
MFC1_FM<7>, ISA_MIPS32R2, FGR_64 {
|
2017-10-05 12:27:37 +02:00
|
|
|
let DecoderNamespace = "MipsFP64";
|
2016-03-24 09:02:09 +01:00
|
|
|
}
|
2018-05-15 13:10:30 +02:00
|
|
|
|
2016-03-24 09:02:09 +01:00
|
|
|
def DMTC1 : MTC1_FT<"dmtc1", FGR64Opnd, GPR64Opnd, II_DMTC1,
|
|
|
|
bitconvert>, MFC1_FM<5>, ISA_MIPS3;
|
2016-03-31 10:51:24 +02:00
|
|
|
def DMFC1 : MFC1_FT<"dmfc1", GPR64Opnd, FGR64Opnd, II_DMFC1,
|
|
|
|
bitconvert>, MFC1_FM<1>, ISA_MIPS3;
|
2018-05-23 17:28:28 +02:00
|
|
|
let isMoveReg = 1 in {
|
|
|
|
def FMOV_S : MMRel, ABSS_FT<"mov.s", FGR32Opnd, FGR32Opnd, II_MOV_S>,
|
2018-06-12 12:28:06 +02:00
|
|
|
ABSS_FM<0x6, 16>, ISA_MIPS1;
|
2019-03-13 15:22:58 +01:00
|
|
|
defm FMOV : ABSS_M<"mov.d", II_MOV_D>, ABSS_FM<0x6, 17>, ISA_MIPS1;
|
2018-05-23 17:28:28 +02:00
|
|
|
} // isMoveReg
|
2012-04-17 20:03:21 +02:00
|
|
|
}
|
2010-01-30 19:29:19 +01:00
|
|
|
|
2008-07-09 06:45:36 +02:00
|
|
|
/// Floating Point Memory Instructions
|
2016-07-11 09:41:56 +02:00
|
|
|
let AdditionalPredicates = [NotInMicroMips] in {
|
|
|
|
def LWC1 : MMRel, LW_FT<"lwc1", FGR32Opnd, mem_simm16, II_LWC1, load>,
|
2018-06-12 12:28:06 +02:00
|
|
|
LW_FM<0x31>, ISA_MIPS1;
|
2016-07-11 09:41:56 +02:00
|
|
|
def SWC1 : MMRel, SW_FT<"swc1", FGR32Opnd, mem_simm16, II_SWC1, store>,
|
2018-06-12 12:28:06 +02:00
|
|
|
LW_FM<0x39>, ISA_MIPS1;
|
2016-07-11 09:41:56 +02:00
|
|
|
}
|
2012-02-27 20:09:08 +01:00
|
|
|
|
2017-10-05 12:27:37 +02:00
|
|
|
let DecoderNamespace = "MipsFP64", AdditionalPredicates = [NotInMicroMips] in {
|
2016-07-11 09:41:56 +02:00
|
|
|
def LDC164 : StdMMR6Rel, LW_FT<"ldc1", FGR64Opnd, mem_simm16, II_LDC1, load>,
|
|
|
|
LW_FM<0x35>, ISA_MIPS2, FGR_64 {
|
|
|
|
let BaseOpcode = "LDC164";
|
|
|
|
}
|
|
|
|
def SDC164 : StdMMR6Rel, SW_FT<"sdc1", FGR64Opnd, mem_simm16, II_SDC1, store>,
|
|
|
|
LW_FM<0x3d>, ISA_MIPS2, FGR_64;
|
2012-02-27 20:09:08 +01:00
|
|
|
}
|
2016-05-12 14:46:06 +02:00
|
|
|
|
2016-07-11 09:41:56 +02:00
|
|
|
let AdditionalPredicates = [NotInMicroMips] in {
|
|
|
|
def LDC1 : MMRel, StdMMR6Rel, LW_FT<"ldc1", AFGR64Opnd, mem_simm16, II_LDC1,
|
|
|
|
load>, LW_FM<0x35>, ISA_MIPS2, FGR_32 {
|
|
|
|
let BaseOpcode = "LDC132";
|
|
|
|
}
|
|
|
|
def SDC1 : MMRel, SW_FT<"sdc1", AFGR64Opnd, mem_simm16, II_SDC1, store>,
|
|
|
|
LW_FM<0x3d>, ISA_MIPS2, FGR_32;
|
|
|
|
}
|
Several changes to Mips backend, experimental fp support being the most
important.
- Cleanup in the Subtarget info with addition of new features, not all support
yet, but they allow the future inclusion of features easier. Among new features,
we have : Arch family info (mips1, mips2, ...), ABI info (o32, eabi), 64-bit
integer
and float registers, allegrex vector FPU (VFPU), single float only support.
- TargetMachine now detects allegrex core.
- Added allegrex (Mips32r2) sext_inreg instructions.
- *Added Float Point Instructions*, handling single float only, and
aliased accesses for 32-bit FPUs.
- Some cleanup in FP instruction formats and FP register classes.
- Calling conventions improved to support mips 32-bit EABI.
- Added Asm Printer support for fp cond codes.
- Added support for sret copy to a return register.
- EABI support added into LowerCALL and FORMAL_ARGS.
- MipsFunctionInfo now keeps a virtual register per function to track the
sret on function entry until function ret.
- MipsInstrInfo FP support into methods (isMoveInstr, isLoadFromStackSlot, ...),
FP cond codes mapping and initial FP Branch Analysis.
- Two new Mips SDNode to handle fp branch and compare instructions : FPBrcond,
FPCmp
- MipsTargetLowering : handling different FP classes, Allegrex support, sret
return copy, no homing location within EABI, non 32-bit stack objects
arguments, and asm constraint for float.
llvm-svn: 53146
2008-07-05 21:05:21 +02:00
|
|
|
|
2012-02-28 03:55:02 +01:00
|
|
|
// Indexed loads and stores.
|
2014-02-05 18:19:30 +01:00
|
|
|
// Base register + offset register addressing mode (indicated by "x" in the
|
|
|
|
// instruction mnemonic) is disallowed under NaCl.
|
2014-05-12 13:56:16 +02:00
|
|
|
let AdditionalPredicates = [IsNotNaCl] in {
|
|
|
|
def LWXC1 : MMRel, LWXC1_FT<"lwxc1", FGR32Opnd, II_LWXC1, load>, LWXC1_FM<0>,
|
2014-06-12 16:19:28 +02:00
|
|
|
INSN_MIPS4_32R2_NOT_32R6_64R6;
|
2014-05-12 13:56:16 +02:00
|
|
|
def SWXC1 : MMRel, SWXC1_FT<"swxc1", FGR32Opnd, II_SWXC1, store>, SWXC1_FM<8>,
|
2014-06-12 16:19:28 +02:00
|
|
|
INSN_MIPS4_32R2_NOT_32R6_64R6;
|
2012-02-28 03:55:02 +01:00
|
|
|
}
|
|
|
|
|
2014-05-12 13:56:16 +02:00
|
|
|
let AdditionalPredicates = [NotInMicroMips, IsNotNaCl] in {
|
2014-05-07 16:25:43 +02:00
|
|
|
def LDXC1 : LWXC1_FT<"ldxc1", AFGR64Opnd, II_LDXC1, load>, LWXC1_FM<1>,
|
2014-06-12 16:19:28 +02:00
|
|
|
INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_32;
|
2014-05-07 16:25:43 +02:00
|
|
|
def SDXC1 : SWXC1_FT<"sdxc1", AFGR64Opnd, II_SDXC1, store>, SWXC1_FM<9>,
|
2014-06-12 16:19:28 +02:00
|
|
|
INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_32;
|
2012-02-28 03:55:02 +01:00
|
|
|
}
|
|
|
|
|
2017-10-05 12:27:37 +02:00
|
|
|
let DecoderNamespace="MipsFP64" in {
|
2014-05-07 16:25:43 +02:00
|
|
|
def LDXC164 : LWXC1_FT<"ldxc1", FGR64Opnd, II_LDXC1, load>, LWXC1_FM<1>,
|
2014-06-12 16:19:28 +02:00
|
|
|
INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_64;
|
2014-05-07 16:25:43 +02:00
|
|
|
def SDXC164 : SWXC1_FT<"sdxc1", FGR64Opnd, II_SDXC1, store>, SWXC1_FM<9>,
|
2014-06-12 16:19:28 +02:00
|
|
|
INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_64;
|
2012-02-28 03:55:02 +01:00
|
|
|
}
|
|
|
|
|
2012-07-31 20:16:49 +02:00
|
|
|
// Load/store doubleword indexed unaligned.
|
2017-10-05 12:27:37 +02:00
|
|
|
// FIXME: This instruction should not be defined for FGR_32.
|
2018-05-14 12:53:15 +02:00
|
|
|
let AdditionalPredicates = [IsNotNaCl, NotInMicroMips] in {
|
2014-05-07 16:25:43 +02:00
|
|
|
def LUXC1 : MMRel, LWXC1_FT<"luxc1", AFGR64Opnd, II_LUXC1>, LWXC1_FM<0x5>,
|
2014-06-12 16:19:28 +02:00
|
|
|
INSN_MIPS5_32R2_NOT_32R6_64R6, FGR_32;
|
2014-05-07 16:25:43 +02:00
|
|
|
def SUXC1 : MMRel, SWXC1_FT<"suxc1", AFGR64Opnd, II_SUXC1>, SWXC1_FM<0xd>,
|
2014-06-12 16:19:28 +02:00
|
|
|
INSN_MIPS5_32R2_NOT_32R6_64R6, FGR_32;
|
2012-07-31 20:16:49 +02:00
|
|
|
}
|
|
|
|
|
2018-05-14 12:53:15 +02:00
|
|
|
let AdditionalPredicates = [IsNotNaCl, NotInMicroMips],
|
|
|
|
DecoderNamespace="MipsFP64" in {
|
2014-05-12 14:52:44 +02:00
|
|
|
def LUXC164 : LWXC1_FT<"luxc1", FGR64Opnd, II_LUXC1>, LWXC1_FM<0x5>,
|
2014-06-12 16:19:28 +02:00
|
|
|
INSN_MIPS5_32R2_NOT_32R6_64R6, FGR_64;
|
2014-05-12 14:52:44 +02:00
|
|
|
def SUXC164 : SWXC1_FT<"suxc1", FGR64Opnd, II_SUXC1>, SWXC1_FM<0xd>,
|
2014-06-12 16:19:28 +02:00
|
|
|
INSN_MIPS5_32R2_NOT_32R6_64R6, FGR_64;
|
2012-07-31 20:16:49 +02:00
|
|
|
}
|
|
|
|
|
2020-01-06 11:15:44 +01:00
|
|
|
/// Floating-point Arithmetic
|
[mips] Define certain instructions in microMIPS32r3
Instructions affected:
mthc1, mfhc1, add.d, sub.d, mul.d, div.d,
mov.d, neg.d, cvt.w.d, cvt.d.s, cvt.d.w, cvt.s.d
These instructions are now defined for
microMIPS32r3 + microMIPS32r6 in MicroMipsInstrFPU.td
since they shared their encoding with those already defined
in microMIPS32r6InstrInfo.td and have been therefore
removed from the latter file.
Some instructions present in MicroMipsInstrFPU.td which
did not have both AFGR64 and FGR64 variants defined have
been altered to do so.
Differential revision: https://reviews.llvm.org/D42738
llvm-svn: 324584
2018-02-08 10:25:17 +01:00
|
|
|
let AdditionalPredicates = [NotInMicroMips] in {
|
|
|
|
def FADD_S : MMRel, ADDS_FT<"add.s", FGR32Opnd, II_ADD_S, 1, fadd>,
|
2018-06-12 12:28:06 +02:00
|
|
|
ADDS_FM<0x00, 16>, ISA_MIPS1;
|
|
|
|
defm FADD : ADDS_M<"add.d", II_ADD_D, 1, fadd>, ADDS_FM<0x00, 17>,
|
|
|
|
ISA_MIPS1;
|
[mips] Define certain instructions in microMIPS32r3
Instructions affected:
mthc1, mfhc1, add.d, sub.d, mul.d, div.d,
mov.d, neg.d, cvt.w.d, cvt.d.s, cvt.d.w, cvt.s.d
These instructions are now defined for
microMIPS32r3 + microMIPS32r6 in MicroMipsInstrFPU.td
since they shared their encoding with those already defined
in microMIPS32r6InstrInfo.td and have been therefore
removed from the latter file.
Some instructions present in MicroMipsInstrFPU.td which
did not have both AFGR64 and FGR64 variants defined have
been altered to do so.
Differential revision: https://reviews.llvm.org/D42738
llvm-svn: 324584
2018-02-08 10:25:17 +01:00
|
|
|
def FDIV_S : MMRel, ADDS_FT<"div.s", FGR32Opnd, II_DIV_S, 0, fdiv>,
|
2018-06-12 12:28:06 +02:00
|
|
|
ADDS_FM<0x03, 16>, ISA_MIPS1;
|
|
|
|
defm FDIV : ADDS_M<"div.d", II_DIV_D, 0, fdiv>, ADDS_FM<0x03, 17>,
|
|
|
|
ISA_MIPS1;
|
[mips] Define certain instructions in microMIPS32r3
Instructions affected:
mthc1, mfhc1, add.d, sub.d, mul.d, div.d,
mov.d, neg.d, cvt.w.d, cvt.d.s, cvt.d.w, cvt.s.d
These instructions are now defined for
microMIPS32r3 + microMIPS32r6 in MicroMipsInstrFPU.td
since they shared their encoding with those already defined
in microMIPS32r6InstrInfo.td and have been therefore
removed from the latter file.
Some instructions present in MicroMipsInstrFPU.td which
did not have both AFGR64 and FGR64 variants defined have
been altered to do so.
Differential revision: https://reviews.llvm.org/D42738
llvm-svn: 324584
2018-02-08 10:25:17 +01:00
|
|
|
def FMUL_S : MMRel, ADDS_FT<"mul.s", FGR32Opnd, II_MUL_S, 1, fmul>,
|
2018-06-12 12:28:06 +02:00
|
|
|
ADDS_FM<0x02, 16>, ISA_MIPS1;
|
|
|
|
defm FMUL : ADDS_M<"mul.d", II_MUL_D, 1, fmul>, ADDS_FM<0x02, 17>,
|
|
|
|
ISA_MIPS1;
|
[mips] Define certain instructions in microMIPS32r3
Instructions affected:
mthc1, mfhc1, add.d, sub.d, mul.d, div.d,
mov.d, neg.d, cvt.w.d, cvt.d.s, cvt.d.w, cvt.s.d
These instructions are now defined for
microMIPS32r3 + microMIPS32r6 in MicroMipsInstrFPU.td
since they shared their encoding with those already defined
in microMIPS32r6InstrInfo.td and have been therefore
removed from the latter file.
Some instructions present in MicroMipsInstrFPU.td which
did not have both AFGR64 and FGR64 variants defined have
been altered to do so.
Differential revision: https://reviews.llvm.org/D42738
llvm-svn: 324584
2018-02-08 10:25:17 +01:00
|
|
|
def FSUB_S : MMRel, ADDS_FT<"sub.s", FGR32Opnd, II_SUB_S, 0, fsub>,
|
2018-06-12 12:28:06 +02:00
|
|
|
ADDS_FM<0x01, 16>, ISA_MIPS1;
|
|
|
|
defm FSUB : ADDS_M<"sub.d", II_SUB_D, 0, fsub>, ADDS_FM<0x01, 17>,
|
|
|
|
ISA_MIPS1;
|
[mips] Define certain instructions in microMIPS32r3
Instructions affected:
mthc1, mfhc1, add.d, sub.d, mul.d, div.d,
mov.d, neg.d, cvt.w.d, cvt.d.s, cvt.d.w, cvt.s.d
These instructions are now defined for
microMIPS32r3 + microMIPS32r6 in MicroMipsInstrFPU.td
since they shared their encoding with those already defined
in microMIPS32r6InstrInfo.td and have been therefore
removed from the latter file.
Some instructions present in MicroMipsInstrFPU.td which
did not have both AFGR64 and FGR64 variants defined have
been altered to do so.
Differential revision: https://reviews.llvm.org/D42738
llvm-svn: 324584
2018-02-08 10:25:17 +01:00
|
|
|
}
|
Several changes to Mips backend, experimental fp support being the most
important.
- Cleanup in the Subtarget info with addition of new features, not all support
yet, but they allow the future inclusion of features easier. Among new features,
we have : Arch family info (mips1, mips2, ...), ABI info (o32, eabi), 64-bit
integer
and float registers, allegrex vector FPU (VFPU), single float only support.
- TargetMachine now detects allegrex core.
- Added allegrex (Mips32r2) sext_inreg instructions.
- *Added Float Point Instructions*, handling single float only, and
aliased accesses for 32-bit FPUs.
- Some cleanup in FP instruction formats and FP register classes.
- Calling conventions improved to support mips 32-bit EABI.
- Added Asm Printer support for fp cond codes.
- Added support for sret copy to a return register.
- EABI support added into LowerCALL and FORMAL_ARGS.
- MipsFunctionInfo now keeps a virtual register per function to track the
sret on function entry until function ret.
- MipsInstrInfo FP support into methods (isMoveInstr, isLoadFromStackSlot, ...),
FP cond codes mapping and initial FP Branch Analysis.
- Two new Mips SDNode to handle fp branch and compare instructions : FPBrcond,
FPCmp
- MipsTargetLowering : handling different FP classes, Allegrex support, sret
return copy, no homing location within EABI, non 32-bit stack objects
arguments, and asm constraint for float.
llvm-svn: 53146
2008-07-05 21:05:21 +02:00
|
|
|
|
2018-05-11 17:21:40 +02:00
|
|
|
let AdditionalPredicates = [NotInMicroMips, HasMadd4] in {
|
|
|
|
def MADD_S : MMRel, MADDS_FT<"madd.s", FGR32Opnd, II_MADD_S, fadd>,
|
|
|
|
MADDS_FM<4, 0>, INSN_MIPS4_32R2_NOT_32R6_64R6;
|
|
|
|
def MSUB_S : MMRel, MADDS_FT<"msub.s", FGR32Opnd, II_MSUB_S, fsub>,
|
|
|
|
MADDS_FM<5, 0>, INSN_MIPS4_32R2_NOT_32R6_64R6;
|
2012-02-25 01:21:52 +01:00
|
|
|
|
2018-05-11 17:21:40 +02:00
|
|
|
def MADD_D32 : MMRel, MADDS_FT<"madd.d", AFGR64Opnd, II_MADD_D, fadd>,
|
|
|
|
MADDS_FM<4, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_32;
|
|
|
|
def MSUB_D32 : MMRel, MADDS_FT<"msub.d", AFGR64Opnd, II_MSUB_D, fsub>,
|
|
|
|
MADDS_FM<5, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_32;
|
2018-05-16 14:44:27 +02:00
|
|
|
|
|
|
|
let DecoderNamespace = "MipsFP64" in {
|
|
|
|
def MADD_D64 : MADDS_FT<"madd.d", FGR64Opnd, II_MADD_D, fadd>,
|
|
|
|
MADDS_FM<4, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_64;
|
|
|
|
def MSUB_D64 : MADDS_FT<"msub.d", FGR64Opnd, II_MSUB_D, fsub>,
|
|
|
|
MADDS_FM<5, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_64;
|
|
|
|
}
|
2018-05-11 17:21:40 +02:00
|
|
|
}
|
2018-05-16 14:44:27 +02:00
|
|
|
|
2018-05-11 17:21:40 +02:00
|
|
|
let AdditionalPredicates = [NoNaNsFPMath, HasMadd4, NotInMicroMips] in {
|
2018-05-16 14:44:27 +02:00
|
|
|
def NMADD_S : MMRel, NMADDS_FT<"nmadd.s", FGR32Opnd, II_NMADD_S, fadd>,
|
|
|
|
MADDS_FM<6, 0>, INSN_MIPS4_32R2_NOT_32R6_64R6;
|
|
|
|
def NMSUB_S : MMRel, NMADDS_FT<"nmsub.s", FGR32Opnd, II_NMSUB_S, fsub>,
|
|
|
|
MADDS_FM<7, 0>, INSN_MIPS4_32R2_NOT_32R6_64R6;
|
|
|
|
|
2014-01-21 14:07:31 +01:00
|
|
|
def NMADD_D32 : MMRel, NMADDS_FT<"nmadd.d", AFGR64Opnd, II_NMADD_D, fadd>,
|
2015-02-25 16:24:37 +01:00
|
|
|
MADDS_FM<6, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_32;
|
2014-01-21 14:07:31 +01:00
|
|
|
def NMSUB_D32 : MMRel, NMADDS_FT<"nmsub.d", AFGR64Opnd, II_NMSUB_D, fsub>,
|
2015-02-25 16:24:37 +01:00
|
|
|
MADDS_FM<7, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_32;
|
2012-02-25 01:21:52 +01:00
|
|
|
|
2018-05-16 14:44:27 +02:00
|
|
|
let DecoderNamespace = "MipsFP64" in {
|
|
|
|
def NMADD_D64 : NMADDS_FT<"nmadd.d", FGR64Opnd, II_NMADD_D, fadd>,
|
|
|
|
MADDS_FM<6, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_64;
|
|
|
|
def NMSUB_D64 : NMADDS_FT<"nmsub.d", FGR64Opnd, II_NMSUB_D, fsub>,
|
|
|
|
MADDS_FM<7, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_64;
|
|
|
|
}
|
|
|
|
}
|
2011-04-15 23:51:11 +02:00
|
|
|
//===----------------------------------------------------------------------===//
|
2008-07-09 06:45:36 +02:00
|
|
|
// Floating Point Branch Codes
|
2011-04-15 23:51:11 +02:00
|
|
|
//===----------------------------------------------------------------------===//
|
2011-03-04 18:51:39 +01:00
|
|
|
// Mips branch codes. These correspond to condcode in MipsInstrInfo.h.
|
Several changes to Mips backend, experimental fp support being the most
important.
- Cleanup in the Subtarget info with addition of new features, not all support
yet, but they allow the future inclusion of features easier. Among new features,
we have : Arch family info (mips1, mips2, ...), ABI info (o32, eabi), 64-bit
integer
and float registers, allegrex vector FPU (VFPU), single float only support.
- TargetMachine now detects allegrex core.
- Added allegrex (Mips32r2) sext_inreg instructions.
- *Added Float Point Instructions*, handling single float only, and
aliased accesses for 32-bit FPUs.
- Some cleanup in FP instruction formats and FP register classes.
- Calling conventions improved to support mips 32-bit EABI.
- Added Asm Printer support for fp cond codes.
- Added support for sret copy to a return register.
- EABI support added into LowerCALL and FORMAL_ARGS.
- MipsFunctionInfo now keeps a virtual register per function to track the
sret on function entry until function ret.
- MipsInstrInfo FP support into methods (isMoveInstr, isLoadFromStackSlot, ...),
FP cond codes mapping and initial FP Branch Analysis.
- Two new Mips SDNode to handle fp branch and compare instructions : FPBrcond,
FPCmp
- MipsTargetLowering : handling different FP classes, Allegrex support, sret
return copy, no homing location within EABI, non 32-bit stack objects
arguments, and asm constraint for float.
llvm-svn: 53146
2008-07-05 21:05:21 +02:00
|
|
|
// They must be kept in synch.
|
|
|
|
def MIPS_BRANCH_F : PatLeaf<(i32 0)>;
|
|
|
|
def MIPS_BRANCH_T : PatLeaf<(i32 1)>;
|
|
|
|
|
2017-10-16 16:20:22 +02:00
|
|
|
let AdditionalPredicates = [NotInMicroMips] in {
|
|
|
|
def BC1F : MMRel, BC1F_FT<"bc1f", brtarget, II_BC1F, MIPS_BRANCH_F>,
|
|
|
|
BC1F_FM<0, 0>, ISA_MIPS1_NOT_32R6_64R6;
|
|
|
|
def BC1FL : MMRel, BC1XL_FT<"bc1fl", brtarget, II_BC1FL>,
|
|
|
|
BC1F_FM<1, 0>, ISA_MIPS2_NOT_32R6_64R6;
|
|
|
|
def BC1T : MMRel, BC1F_FT<"bc1t", brtarget, II_BC1T, MIPS_BRANCH_T>,
|
|
|
|
BC1F_FM<0, 1>, ISA_MIPS1_NOT_32R6_64R6;
|
|
|
|
def BC1TL : MMRel, BC1XL_FT<"bc1tl", brtarget, II_BC1TL>,
|
|
|
|
BC1F_FM<1, 1>, ISA_MIPS2_NOT_32R6_64R6;
|
2013-07-26 22:13:47 +02:00
|
|
|
|
2016-09-09 13:06:01 +02:00
|
|
|
/// Floating Point Compare
|
|
|
|
def FCMP_S32 : MMRel, CEQS_FT<"s", FGR32, II_C_CC_S, MipsFPCmp>, CEQS_FM<16>,
|
2017-01-16 14:55:58 +01:00
|
|
|
ISA_MIPS1_NOT_32R6_64R6 {
|
|
|
|
|
|
|
|
// FIXME: This is a required to work around the fact that these instructions
|
|
|
|
// only use $fcc0. Ideally, MipsFPCmp nodes could be removed and the
|
|
|
|
// fcc register set is used directly.
|
|
|
|
bits<3> fcc = 0;
|
|
|
|
}
|
2016-09-09 13:06:01 +02:00
|
|
|
def FCMP_D32 : MMRel, CEQS_FT<"d", AFGR64, II_C_CC_D, MipsFPCmp>, CEQS_FM<17>,
|
2017-01-16 14:55:58 +01:00
|
|
|
ISA_MIPS1_NOT_32R6_64R6, FGR_32 {
|
|
|
|
// FIXME: This is a required to work around the fact that these instructions
|
|
|
|
// only use $fcc0. Ideally, MipsFPCmp nodes could be removed and the
|
|
|
|
// fcc register set is used directly.
|
|
|
|
bits<3> fcc = 0;
|
|
|
|
}
|
2016-06-09 13:15:53 +02:00
|
|
|
}
|
2017-10-05 12:27:37 +02:00
|
|
|
let DecoderNamespace = "MipsFP64" in
|
2016-09-09 13:06:01 +02:00
|
|
|
def FCMP_D64 : CEQS_FT<"d", FGR64, II_C_CC_D, MipsFPCmp>, CEQS_FM<17>,
|
2017-01-16 14:55:58 +01:00
|
|
|
ISA_MIPS1_NOT_32R6_64R6, FGR_64 {
|
|
|
|
// FIXME: This is a required to work around the fact that thiese instructions
|
|
|
|
// only use $fcc0. Ideally, MipsFPCmp nodes could be removed and the
|
|
|
|
// fcc register set is used directly.
|
|
|
|
bits<3> fcc = 0;
|
|
|
|
}
|
Several changes to Mips backend, experimental fp support being the most
important.
- Cleanup in the Subtarget info with addition of new features, not all support
yet, but they allow the future inclusion of features easier. Among new features,
we have : Arch family info (mips1, mips2, ...), ABI info (o32, eabi), 64-bit
integer
and float registers, allegrex vector FPU (VFPU), single float only support.
- TargetMachine now detects allegrex core.
- Added allegrex (Mips32r2) sext_inreg instructions.
- *Added Float Point Instructions*, handling single float only, and
aliased accesses for 32-bit FPUs.
- Some cleanup in FP instruction formats and FP register classes.
- Calling conventions improved to support mips 32-bit EABI.
- Added Asm Printer support for fp cond codes.
- Added support for sret copy to a return register.
- EABI support added into LowerCALL and FORMAL_ARGS.
- MipsFunctionInfo now keeps a virtual register per function to track the
sret on function entry until function ret.
- MipsInstrInfo FP support into methods (isMoveInstr, isLoadFromStackSlot, ...),
FP cond codes mapping and initial FP Branch Analysis.
- Two new Mips SDNode to handle fp branch and compare instructions : FPBrcond,
FPCmp
- MipsTargetLowering : handling different FP classes, Allegrex support, sret
return copy, no homing location within EABI, non 32-bit stack objects
arguments, and asm constraint for float.
llvm-svn: 53146
2008-07-05 21:05:21 +02:00
|
|
|
|
2011-04-15 23:51:11 +02:00
|
|
|
//===----------------------------------------------------------------------===//
|
2011-03-31 20:26:17 +02:00
|
|
|
// Floating Point Pseudo-Instructions
|
2011-04-15 23:51:11 +02:00
|
|
|
//===----------------------------------------------------------------------===//
|
2009-05-27 19:23:44 +02:00
|
|
|
|
2011-04-15 21:52:08 +02:00
|
|
|
// This pseudo instr gets expanded into 2 mtc1 instrs after register
|
|
|
|
// allocation.
|
2013-08-21 01:47:25 +02:00
|
|
|
class BuildPairF64Base<RegisterOperand RO> :
|
|
|
|
PseudoSE<(outs RO:$dst), (ins GPR32Opnd:$lo, GPR32Opnd:$hi),
|
2016-06-14 11:35:29 +02:00
|
|
|
[(set RO:$dst, (MipsBuildPairF64 GPR32Opnd:$lo, GPR32Opnd:$hi))],
|
|
|
|
II_MTC1>;
|
2013-08-21 01:47:25 +02:00
|
|
|
|
2015-05-08 14:15:04 +02:00
|
|
|
def BuildPairF64 : BuildPairF64Base<AFGR64Opnd>, FGR_32, HARDFLOAT;
|
|
|
|
def BuildPairF64_64 : BuildPairF64Base<FGR64Opnd>, FGR_64, HARDFLOAT;
|
2011-04-15 21:52:08 +02:00
|
|
|
|
|
|
|
// This pseudo instr gets expanded into 2 mfc1 instrs after register
|
|
|
|
// allocation.
|
|
|
|
// if n is 0, lower part of src is extracted.
|
|
|
|
// if n is 1, higher part of src is extracted.
|
2016-06-14 11:35:29 +02:00
|
|
|
// This node has associated scheduling information as the pre RA scheduler
|
|
|
|
// asserts otherwise.
|
2013-08-21 01:47:25 +02:00
|
|
|
class ExtractElementF64Base<RegisterOperand RO> :
|
|
|
|
PseudoSE<(outs GPR32Opnd:$dst), (ins RO:$src, i32imm:$n),
|
2016-06-14 11:35:29 +02:00
|
|
|
[(set GPR32Opnd:$dst, (MipsExtractElementF64 RO:$src, imm:$n))],
|
|
|
|
II_MFC1>;
|
2013-08-21 01:47:25 +02:00
|
|
|
|
2015-05-08 14:15:04 +02:00
|
|
|
def ExtractElementF64 : ExtractElementF64Base<AFGR64Opnd>, FGR_32, HARDFLOAT;
|
|
|
|
def ExtractElementF64_64 : ExtractElementF64Base<FGR64Opnd>, FGR_64, HARDFLOAT;
|
2011-04-15 21:52:08 +02:00
|
|
|
|
2016-02-22 17:00:23 +01:00
|
|
|
def PseudoTRUNC_W_S : MipsAsmPseudoInst<(outs FGR32Opnd:$fd),
|
|
|
|
(ins FGR32Opnd:$fs, GPR32Opnd:$rs),
|
|
|
|
"trunc.w.s\t$fd, $fs, $rs">;
|
|
|
|
|
|
|
|
def PseudoTRUNC_W_D32 : MipsAsmPseudoInst<(outs FGR32Opnd:$fd),
|
|
|
|
(ins AFGR64Opnd:$fs, GPR32Opnd:$rs),
|
|
|
|
"trunc.w.d\t$fd, $fs, $rs">,
|
|
|
|
FGR_32, HARDFLOAT;
|
|
|
|
|
|
|
|
def PseudoTRUNC_W_D : MipsAsmPseudoInst<(outs FGR32Opnd:$fd),
|
|
|
|
(ins FGR64Opnd:$fs, GPR32Opnd:$rs),
|
|
|
|
"trunc.w.d\t$fd, $fs, $rs">,
|
|
|
|
FGR_64, HARDFLOAT;
|
|
|
|
|
2017-05-30 11:33:43 +02:00
|
|
|
def LoadImmSingleGPR : MipsAsmPseudoInst<(outs GPR32Opnd:$rd),
|
|
|
|
(ins imm64:$fpimm),
|
|
|
|
"li.s\t$rd, $fpimm">;
|
|
|
|
|
|
|
|
def LoadImmSingleFGR : MipsAsmPseudoInst<(outs StrictlyFGR32Opnd:$rd),
|
|
|
|
(ins imm64:$fpimm),
|
|
|
|
"li.s\t$rd, $fpimm">,
|
|
|
|
HARDFLOAT;
|
|
|
|
|
|
|
|
def LoadImmDoubleGPR : MipsAsmPseudoInst<(outs GPR32Opnd:$rd),
|
|
|
|
(ins imm64:$fpimm),
|
|
|
|
"li.d\t$rd, $fpimm">;
|
|
|
|
|
|
|
|
def LoadImmDoubleFGR_32 : MipsAsmPseudoInst<(outs StrictlyAFGR64Opnd:$rd),
|
|
|
|
(ins imm64:$fpimm),
|
|
|
|
"li.d\t$rd, $fpimm">,
|
|
|
|
FGR_32, HARDFLOAT;
|
|
|
|
|
|
|
|
def LoadImmDoubleFGR : MipsAsmPseudoInst<(outs StrictlyFGR64Opnd:$rd),
|
|
|
|
(ins imm64:$fpimm),
|
|
|
|
"li.d\t$rd, $fpimm">,
|
|
|
|
FGR_64, HARDFLOAT;
|
|
|
|
|
2019-06-12 19:52:05 +02:00
|
|
|
def SDC1_M1 : MipsAsmPseudoInst<(outs AFGR64Opnd:$fd),
|
|
|
|
(ins mem_simm16:$addr),
|
|
|
|
"s.d\t$fd, $addr">,
|
|
|
|
FGR_32, ISA_MIPS1, HARDFLOAT;
|
|
|
|
|
2013-07-26 22:13:47 +02:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// InstAliases.
|
|
|
|
//===----------------------------------------------------------------------===//
|
2016-08-17 16:45:09 +02:00
|
|
|
def : MipsInstAlias
|
|
|
|
<"s.s $fd, $addr", (SWC1 FGR32Opnd:$fd, mem_simm16:$addr), 0>,
|
|
|
|
ISA_MIPS2, HARDFLOAT;
|
|
|
|
def : MipsInstAlias
|
|
|
|
<"s.d $fd, $addr", (SDC1 AFGR64Opnd:$fd, mem_simm16:$addr), 0>,
|
|
|
|
FGR_32, ISA_MIPS2, HARDFLOAT;
|
|
|
|
def : MipsInstAlias
|
|
|
|
<"s.d $fd, $addr", (SDC164 FGR64Opnd:$fd, mem_simm16:$addr), 0>,
|
|
|
|
FGR_64, ISA_MIPS2, HARDFLOAT;
|
2019-06-12 19:52:05 +02:00
|
|
|
def : MipsInstAlias
|
|
|
|
<"s.d $fd, $addr", (SDC1_M1 AFGR64Opnd:$fd, mem_simm16:$addr), 0>,
|
|
|
|
FGR_32, ISA_MIPS1, HARDFLOAT;
|
2016-08-17 16:45:09 +02:00
|
|
|
|
|
|
|
def : MipsInstAlias
|
|
|
|
<"l.s $fd, $addr", (LWC1 FGR32Opnd:$fd, mem_simm16:$addr), 0>,
|
|
|
|
ISA_MIPS2, HARDFLOAT;
|
|
|
|
def : MipsInstAlias
|
|
|
|
<"l.d $fd, $addr", (LDC1 AFGR64Opnd:$fd, mem_simm16:$addr), 0>,
|
|
|
|
FGR_32, ISA_MIPS2, HARDFLOAT;
|
|
|
|
def : MipsInstAlias
|
|
|
|
<"l.d $fd, $addr", (LDC164 FGR64Opnd:$fd, mem_simm16:$addr), 0>,
|
|
|
|
FGR_64, ISA_MIPS2, HARDFLOAT;
|
2017-01-16 14:55:58 +01:00
|
|
|
|
|
|
|
multiclass C_COND_ALIASES<string TypeStr, RegisterOperand RC> {
|
|
|
|
def : MipsInstAlias<!strconcat("c.f.", TypeStr, " $fs, $ft"),
|
|
|
|
(!cast<Instruction>("C_F_"#NAME) FCC0,
|
|
|
|
RC:$fs, RC:$ft), 1>;
|
|
|
|
def : MipsInstAlias<!strconcat("c.un.", TypeStr, " $fs, $ft"),
|
|
|
|
(!cast<Instruction>("C_UN_"#NAME) FCC0,
|
|
|
|
RC:$fs, RC:$ft), 1>;
|
|
|
|
def : MipsInstAlias<!strconcat("c.eq.", TypeStr, " $fs, $ft"),
|
|
|
|
(!cast<Instruction>("C_EQ_"#NAME) FCC0,
|
|
|
|
RC:$fs, RC:$ft), 1>;
|
|
|
|
def : MipsInstAlias<!strconcat("c.ueq.", TypeStr, " $fs, $ft"),
|
|
|
|
(!cast<Instruction>("C_UEQ_"#NAME) FCC0,
|
|
|
|
RC:$fs, RC:$ft), 1>;
|
|
|
|
def : MipsInstAlias<!strconcat("c.olt.", TypeStr, " $fs, $ft"),
|
|
|
|
(!cast<Instruction>("C_OLT_"#NAME) FCC0,
|
|
|
|
RC:$fs, RC:$ft), 1>;
|
|
|
|
def : MipsInstAlias<!strconcat("c.ult.", TypeStr, " $fs, $ft"),
|
|
|
|
(!cast<Instruction>("C_ULT_"#NAME) FCC0,
|
|
|
|
RC:$fs, RC:$ft), 1>;
|
|
|
|
def : MipsInstAlias<!strconcat("c.ole.", TypeStr, " $fs, $ft"),
|
|
|
|
(!cast<Instruction>("C_OLE_"#NAME) FCC0,
|
|
|
|
RC:$fs, RC:$ft), 1>;
|
|
|
|
def : MipsInstAlias<!strconcat("c.ule.", TypeStr, " $fs, $ft"),
|
|
|
|
(!cast<Instruction>("C_ULE_"#NAME) FCC0,
|
|
|
|
RC:$fs, RC:$ft), 1>;
|
|
|
|
def : MipsInstAlias<!strconcat("c.sf.", TypeStr, " $fs, $ft"),
|
|
|
|
(!cast<Instruction>("C_SF_"#NAME) FCC0,
|
|
|
|
RC:$fs, RC:$ft), 1>;
|
|
|
|
def : MipsInstAlias<!strconcat("c.ngle.", TypeStr, " $fs, $ft"),
|
|
|
|
(!cast<Instruction>("C_NGLE_"#NAME) FCC0,
|
|
|
|
RC:$fs, RC:$ft), 1>;
|
|
|
|
def : MipsInstAlias<!strconcat("c.seq.", TypeStr, " $fs, $ft"),
|
|
|
|
(!cast<Instruction>("C_SEQ_"#NAME) FCC0,
|
|
|
|
RC:$fs, RC:$ft), 1>;
|
|
|
|
def : MipsInstAlias<!strconcat("c.ngl.", TypeStr, " $fs, $ft"),
|
|
|
|
(!cast<Instruction>("C_NGL_"#NAME) FCC0,
|
|
|
|
RC:$fs, RC:$ft), 1>;
|
|
|
|
def : MipsInstAlias<!strconcat("c.lt.", TypeStr, " $fs, $ft"),
|
|
|
|
(!cast<Instruction>("C_LT_"#NAME) FCC0,
|
|
|
|
RC:$fs, RC:$ft), 1>;
|
|
|
|
def : MipsInstAlias<!strconcat("c.nge.", TypeStr, " $fs, $ft"),
|
|
|
|
(!cast<Instruction>("C_NGE_"#NAME) FCC0,
|
|
|
|
RC:$fs, RC:$ft), 1>;
|
|
|
|
def : MipsInstAlias<!strconcat("c.le.", TypeStr, " $fs, $ft"),
|
|
|
|
(!cast<Instruction>("C_LE_"#NAME) FCC0,
|
|
|
|
RC:$fs, RC:$ft), 1>;
|
|
|
|
def : MipsInstAlias<!strconcat("c.ngt.", TypeStr, " $fs, $ft"),
|
|
|
|
(!cast<Instruction>("C_NGT_"#NAME) FCC0,
|
|
|
|
RC:$fs, RC:$ft), 1>;
|
|
|
|
}
|
|
|
|
|
|
|
|
multiclass BC1_ALIASES<Instruction BCTrue, string BCTrueString,
|
|
|
|
Instruction BCFalse, string BCFalseString> {
|
|
|
|
def : MipsInstAlias<!strconcat(BCTrueString, " $offset"),
|
|
|
|
(BCTrue FCC0, brtarget:$offset), 1>;
|
|
|
|
|
|
|
|
def : MipsInstAlias<!strconcat(BCFalseString, " $offset"),
|
|
|
|
(BCFalse FCC0, brtarget:$offset), 1>;
|
|
|
|
}
|
|
|
|
|
|
|
|
let AdditionalPredicates = [NotInMicroMips] in {
|
|
|
|
defm S : C_COND_ALIASES<"s", FGR32Opnd>, HARDFLOAT,
|
|
|
|
ISA_MIPS1_NOT_32R6_64R6;
|
|
|
|
defm D32 : C_COND_ALIASES<"d", AFGR64Opnd>, HARDFLOAT,
|
|
|
|
ISA_MIPS1_NOT_32R6_64R6, FGR_32;
|
|
|
|
defm D64 : C_COND_ALIASES<"d", FGR64Opnd>, HARDFLOAT,
|
|
|
|
ISA_MIPS1_NOT_32R6_64R6, FGR_64;
|
|
|
|
|
|
|
|
defm : BC1_ALIASES<BC1T, "bc1t", BC1F, "bc1f">, ISA_MIPS1_NOT_32R6_64R6,
|
|
|
|
HARDFLOAT;
|
|
|
|
defm : BC1_ALIASES<BC1TL, "bc1tl", BC1FL, "bc1fl">, ISA_MIPS2_NOT_32R6_64R6,
|
|
|
|
HARDFLOAT;
|
|
|
|
}
|
2011-04-15 23:51:11 +02:00
|
|
|
//===----------------------------------------------------------------------===//
|
2008-07-09 06:45:36 +02:00
|
|
|
// Floating Point Patterns
|
2011-04-15 23:51:11 +02:00
|
|
|
//===----------------------------------------------------------------------===//
|
2018-07-16 15:52:41 +02:00
|
|
|
def : MipsPat<(f32 fpimm0), (MTC1 ZERO)>, ISA_MIPS1;
|
|
|
|
def : MipsPat<(f32 fpimm0neg), (FNEG_S (MTC1 ZERO))>, ISA_MIPS1;
|
2008-07-30 21:00:31 +02:00
|
|
|
|
2013-08-07 01:08:38 +02:00
|
|
|
def : MipsPat<(f32 (sint_to_fp GPR32Opnd:$src)),
|
|
|
|
(PseudoCVT_S_W GPR32Opnd:$src)>;
|
2013-08-08 23:54:26 +02:00
|
|
|
def : MipsPat<(MipsTruncIntFP FGR32Opnd:$src),
|
2018-07-16 15:52:41 +02:00
|
|
|
(TRUNC_W_S FGR32Opnd:$src)>, ISA_MIPS1;
|
Several changes to Mips backend, experimental fp support being the most
important.
- Cleanup in the Subtarget info with addition of new features, not all support
yet, but they allow the future inclusion of features easier. Among new features,
we have : Arch family info (mips1, mips2, ...), ABI info (o32, eabi), 64-bit
integer
and float registers, allegrex vector FPU (VFPU), single float only support.
- TargetMachine now detects allegrex core.
- Added allegrex (Mips32r2) sext_inreg instructions.
- *Added Float Point Instructions*, handling single float only, and
aliased accesses for 32-bit FPUs.
- Some cleanup in FP instruction formats and FP register classes.
- Calling conventions improved to support mips 32-bit EABI.
- Added Asm Printer support for fp cond codes.
- Added support for sret copy to a return register.
- EABI support added into LowerCALL and FORMAL_ARGS.
- MipsFunctionInfo now keeps a virtual register per function to track the
sret on function entry until function ret.
- MipsInstrInfo FP support into methods (isMoveInstr, isLoadFromStackSlot, ...),
FP cond codes mapping and initial FP Branch Analysis.
- Two new Mips SDNode to handle fp branch and compare instructions : FPBrcond,
FPCmp
- MipsTargetLowering : handling different FP classes, Allegrex support, sret
return copy, no homing location within EABI, non 32-bit stack objects
arguments, and asm constraint for float.
llvm-svn: 53146
2008-07-05 21:05:21 +02:00
|
|
|
|
2017-07-20 15:08:18 +02:00
|
|
|
def : MipsPat<(MipsMTC1_D64 GPR32Opnd:$src),
|
2018-07-16 15:52:41 +02:00
|
|
|
(MTC1_D64 GPR32Opnd:$src)>, ISA_MIPS1, FGR_64;
|
2017-07-20 15:08:18 +02:00
|
|
|
|
2014-05-07 16:25:43 +02:00
|
|
|
def : MipsPat<(f64 (sint_to_fp GPR32Opnd:$src)),
|
|
|
|
(PseudoCVT_D32_W GPR32Opnd:$src)>, FGR_32;
|
[mips] Define certain instructions in microMIPS32r3
Instructions affected:
mthc1, mfhc1, add.d, sub.d, mul.d, div.d,
mov.d, neg.d, cvt.w.d, cvt.d.s, cvt.d.w, cvt.s.d
These instructions are now defined for
microMIPS32r3 + microMIPS32r6 in MicroMipsInstrFPU.td
since they shared their encoding with those already defined
in microMIPS32r6InstrInfo.td and have been therefore
removed from the latter file.
Some instructions present in MicroMipsInstrFPU.td which
did not have both AFGR64 and FGR64 variants defined have
been altered to do so.
Differential revision: https://reviews.llvm.org/D42738
llvm-svn: 324584
2018-02-08 10:25:17 +01:00
|
|
|
let AdditionalPredicates = [NotInMicroMips] in {
|
2018-07-16 15:52:41 +02:00
|
|
|
def : MipsPat<(MipsTruncIntFP AFGR64Opnd:$src),
|
|
|
|
(TRUNC_W_D32 AFGR64Opnd:$src)>, ISA_MIPS2, FGR_32;
|
[mips] Define certain instructions in microMIPS32r3
Instructions affected:
mthc1, mfhc1, add.d, sub.d, mul.d, div.d,
mov.d, neg.d, cvt.w.d, cvt.d.s, cvt.d.w, cvt.s.d
These instructions are now defined for
microMIPS32r3 + microMIPS32r6 in MicroMipsInstrFPU.td
since they shared their encoding with those already defined
in microMIPS32r6InstrInfo.td and have been therefore
removed from the latter file.
Some instructions present in MicroMipsInstrFPU.td which
did not have both AFGR64 and FGR64 variants defined have
been altered to do so.
Differential revision: https://reviews.llvm.org/D42738
llvm-svn: 324584
2018-02-08 10:25:17 +01:00
|
|
|
def : MipsPat<(f32 (fpround AFGR64Opnd:$src)),
|
2018-07-16 15:52:41 +02:00
|
|
|
(CVT_S_D32 AFGR64Opnd:$src)>, ISA_MIPS1, FGR_32;
|
[mips] Define certain instructions in microMIPS32r3
Instructions affected:
mthc1, mfhc1, add.d, sub.d, mul.d, div.d,
mov.d, neg.d, cvt.w.d, cvt.d.s, cvt.d.w, cvt.s.d
These instructions are now defined for
microMIPS32r3 + microMIPS32r6 in MicroMipsInstrFPU.td
since they shared their encoding with those already defined
in microMIPS32r6InstrInfo.td and have been therefore
removed from the latter file.
Some instructions present in MicroMipsInstrFPU.td which
did not have both AFGR64 and FGR64 variants defined have
been altered to do so.
Differential revision: https://reviews.llvm.org/D42738
llvm-svn: 324584
2018-02-08 10:25:17 +01:00
|
|
|
def : MipsPat<(f64 (fpextend FGR32Opnd:$src)),
|
2018-07-16 15:52:41 +02:00
|
|
|
(CVT_D32_S FGR32Opnd:$src)>, ISA_MIPS1, FGR_32;
|
[mips] Define certain instructions in microMIPS32r3
Instructions affected:
mthc1, mfhc1, add.d, sub.d, mul.d, div.d,
mov.d, neg.d, cvt.w.d, cvt.d.s, cvt.d.w, cvt.s.d
These instructions are now defined for
microMIPS32r3 + microMIPS32r6 in MicroMipsInstrFPU.td
since they shared their encoding with those already defined
in microMIPS32r6InstrInfo.td and have been therefore
removed from the latter file.
Some instructions present in MicroMipsInstrFPU.td which
did not have both AFGR64 and FGR64 variants defined have
been altered to do so.
Differential revision: https://reviews.llvm.org/D42738
llvm-svn: 324584
2018-02-08 10:25:17 +01:00
|
|
|
}
|
2014-05-07 16:25:43 +02:00
|
|
|
|
2018-07-16 15:52:41 +02:00
|
|
|
def : MipsPat<(f64 fpimm0), (DMTC1 ZERO_64)>, ISA_MIPS3, GPR_64, FGR_64;
|
|
|
|
def : MipsPat<(f64 fpimm0neg), (FNEG_D64 (DMTC1 ZERO_64))>, ISA_MIPS3, GPR_64,
|
|
|
|
FGR_64;
|
2014-05-07 16:25:43 +02:00
|
|
|
|
|
|
|
def : MipsPat<(f64 (sint_to_fp GPR32Opnd:$src)),
|
|
|
|
(PseudoCVT_D64_W GPR32Opnd:$src)>, FGR_64;
|
|
|
|
def : MipsPat<(f32 (sint_to_fp GPR64Opnd:$src)),
|
|
|
|
(EXTRACT_SUBREG (PseudoCVT_S_L GPR64Opnd:$src), sub_lo)>, FGR_64;
|
|
|
|
def : MipsPat<(f64 (sint_to_fp GPR64Opnd:$src)),
|
|
|
|
(PseudoCVT_D64_L GPR64Opnd:$src)>, FGR_64;
|
|
|
|
|
|
|
|
def : MipsPat<(MipsTruncIntFP FGR64Opnd:$src),
|
2018-07-18 16:11:22 +02:00
|
|
|
(TRUNC_W_D64 FGR64Opnd:$src)>, ISA_MIPS2, FGR_64;
|
2014-05-07 16:25:43 +02:00
|
|
|
def : MipsPat<(MipsTruncIntFP FGR32Opnd:$src),
|
2018-07-16 15:52:41 +02:00
|
|
|
(TRUNC_L_S FGR32Opnd:$src)>, ISA_MIPS2, FGR_64;
|
2014-05-07 16:25:43 +02:00
|
|
|
def : MipsPat<(MipsTruncIntFP FGR64Opnd:$src),
|
2018-07-16 15:52:41 +02:00
|
|
|
(TRUNC_L_D64 FGR64Opnd:$src)>, ISA_MIPS2, FGR_64;
|
2009-05-27 19:23:44 +02:00
|
|
|
|
[mips] Define certain instructions in microMIPS32r3
Instructions affected:
mthc1, mfhc1, add.d, sub.d, mul.d, div.d,
mov.d, neg.d, cvt.w.d, cvt.d.s, cvt.d.w, cvt.s.d
These instructions are now defined for
microMIPS32r3 + microMIPS32r6 in MicroMipsInstrFPU.td
since they shared their encoding with those already defined
in microMIPS32r6InstrInfo.td and have been therefore
removed from the latter file.
Some instructions present in MicroMipsInstrFPU.td which
did not have both AFGR64 and FGR64 variants defined have
been altered to do so.
Differential revision: https://reviews.llvm.org/D42738
llvm-svn: 324584
2018-02-08 10:25:17 +01:00
|
|
|
let AdditionalPredicates = [NotInMicroMips] in {
|
|
|
|
def : MipsPat<(f32 (fpround FGR64Opnd:$src)),
|
2018-07-16 15:52:41 +02:00
|
|
|
(CVT_S_D64 FGR64Opnd:$src)>, ISA_MIPS1, FGR_64;
|
[mips] Define certain instructions in microMIPS32r3
Instructions affected:
mthc1, mfhc1, add.d, sub.d, mul.d, div.d,
mov.d, neg.d, cvt.w.d, cvt.d.s, cvt.d.w, cvt.s.d
These instructions are now defined for
microMIPS32r3 + microMIPS32r6 in MicroMipsInstrFPU.td
since they shared their encoding with those already defined
in microMIPS32r6InstrInfo.td and have been therefore
removed from the latter file.
Some instructions present in MicroMipsInstrFPU.td which
did not have both AFGR64 and FGR64 variants defined have
been altered to do so.
Differential revision: https://reviews.llvm.org/D42738
llvm-svn: 324584
2018-02-08 10:25:17 +01:00
|
|
|
def : MipsPat<(f64 (fpextend FGR32Opnd:$src)),
|
2018-07-16 15:52:41 +02:00
|
|
|
(CVT_D64_S FGR32Opnd:$src)>, ISA_MIPS1, FGR_64;
|
[mips] Define certain instructions in microMIPS32r3
Instructions affected:
mthc1, mfhc1, add.d, sub.d, mul.d, div.d,
mov.d, neg.d, cvt.w.d, cvt.d.s, cvt.d.w, cvt.s.d
These instructions are now defined for
microMIPS32r3 + microMIPS32r6 in MicroMipsInstrFPU.td
since they shared their encoding with those already defined
in microMIPS32r6InstrInfo.td and have been therefore
removed from the latter file.
Some instructions present in MicroMipsInstrFPU.td which
did not have both AFGR64 and FGR64 variants defined have
been altered to do so.
Differential revision: https://reviews.llvm.org/D42738
llvm-svn: 324584
2018-02-08 10:25:17 +01:00
|
|
|
}
|
2013-02-15 22:20:45 +01:00
|
|
|
|
2017-08-27 23:07:24 +02:00
|
|
|
// To generate NMADD and NMSUB instructions when fneg node is present
|
|
|
|
multiclass NMADD_NMSUB<Instruction Nmadd, Instruction Nmsub, RegisterOperand RC> {
|
|
|
|
def : MipsPat<(fneg (fadd (fmul RC:$fs, RC:$ft), RC:$fr)),
|
|
|
|
(Nmadd RC:$fr, RC:$fs, RC:$ft)>;
|
|
|
|
def : MipsPat<(fneg (fsub (fmul RC:$fs, RC:$ft), RC:$fr)),
|
|
|
|
(Nmsub RC:$fr, RC:$fs, RC:$ft)>;
|
|
|
|
}
|
|
|
|
|
|
|
|
let AdditionalPredicates = [NoNaNsFPMath, HasMadd4, NotInMicroMips] in {
|
2019-11-02 14:33:10 +01:00
|
|
|
defm : NMADD_NMSUB<NMADD_S, NMSUB_S, FGR32Opnd>,
|
|
|
|
INSN_MIPS4_32R2_NOT_32R6_64R6;
|
|
|
|
defm : NMADD_NMSUB<NMADD_D32, NMSUB_D32, AFGR64Opnd>,
|
|
|
|
FGR_32, INSN_MIPS4_32R2_NOT_32R6_64R6;
|
|
|
|
defm : NMADD_NMSUB<NMADD_D64, NMSUB_D64, FGR64Opnd>,
|
|
|
|
FGR_64, INSN_MIPS4_32R2_NOT_32R6_64R6;
|
2017-08-27 23:07:24 +02:00
|
|
|
}
|
|
|
|
|
2013-03-30 03:01:48 +01:00
|
|
|
// Patterns for loads/stores with a reg+imm operand.
|
2016-07-11 09:41:56 +02:00
|
|
|
let AdditionalPredicates = [NotInMicroMips] in {
|
|
|
|
let AddedComplexity = 40 in {
|
2018-07-16 15:52:41 +02:00
|
|
|
def : LoadRegImmPat<LWC1, f32, load>, ISA_MIPS1;
|
|
|
|
def : StoreRegImmPat<SWC1, f32>, ISA_MIPS1;
|
2013-02-15 22:20:45 +01:00
|
|
|
|
2018-07-16 15:52:41 +02:00
|
|
|
def : LoadRegImmPat<LDC164, f64, load>, ISA_MIPS1, FGR_64;
|
|
|
|
def : StoreRegImmPat<SDC164, f64>, ISA_MIPS1, FGR_64;
|
2013-02-15 22:20:45 +01:00
|
|
|
|
2018-07-16 15:52:41 +02:00
|
|
|
def : LoadRegImmPat<LDC1, f64, load>, ISA_MIPS1, FGR_32;
|
|
|
|
def : StoreRegImmPat<SDC1, f64>, ISA_MIPS1, FGR_32;
|
2016-07-11 09:41:56 +02:00
|
|
|
}
|
2013-02-15 22:20:45 +01:00
|
|
|
}
|