1
0
mirror of https://github.com/RPCS3/llvm-mirror.git synced 2024-11-23 03:02:36 +01:00
llvm-mirror/test/CodeGen/Thumb2
David Green 7f72949fb5 [ARM] Use rGPR for writeback vldrs
From what I can tell, a writeback is unpredictable with LR for both
loads and stores. This changes the operand from a gprnopc to a rGPR in
both cases (which I believe is essentially a NFC due to the tied-def
already being a rGPR.)

Differential Revision: https://reviews.llvm.org/D96723
2021-02-16 16:44:47 +00:00
..
LowOverheadLoops [ARM] Use rGPR for writeback vldrs 2021-02-16 16:44:47 +00:00
mve-intrinsics [SelectionDAG][ARM][AArch64][Hexagon][RISCV][X86] Add SDNPCommutative to fma and fmad nodes in tablegen. Remove explicit commuted patterns from targets. 2020-11-23 10:09:20 -08:00
2009-07-17-CrossRegClassCopy.ll
2009-07-21-ISelBug.ll
2009-07-23-CPIslandBug.ll
2009-07-30-PEICrash.ll
2009-08-01-WrongLDRBOpc.ll
2009-08-02-CoalescerBug.ll
2009-08-04-CoalescerAssert.ll
2009-08-04-CoalescerBug.ll [SimplifyCFG] Teach removeUndefIntroducingPredecessor to preserve DomTree 2021-01-02 01:01:20 +03:00
2009-08-04-ScavengerAssert.ll
2009-08-04-SubregLoweringBug2.ll
2009-08-04-SubregLoweringBug3.ll
2009-08-04-SubregLoweringBug.ll OpaquePtr: Bulk update tests to use typed sret 2020-11-20 17:58:26 -05:00
2009-08-06-SpDecBug.ll
2009-08-07-CoalescerBug.ll
2009-08-07-NeonFPBug.ll
2009-08-08-ScavengerAssert.ll
2009-08-10-ISelBug.ll
2009-08-21-PostRAKill4.ll
2009-09-01-PostRAProlog.ll
2009-10-15-ITBlockBranch.ll
2009-11-01-CopyReg2RegBug.ll
2009-11-11-ScavengerAssert.ll
2009-11-13-STRDBug.ll
2009-12-01-LoopIVUsers.ll
2010-01-06-TailDuplicateLabels.ll
2010-01-19-RemovePredicates.ll
2010-02-11-phi-cycle.ll
2010-02-24-BigStack.ll
2010-03-08-addi12-ccout.ll
2010-03-15-AsmCCClobber.ll
2010-04-15-DynAllocBug.ll
2010-04-26-CopyRegCrash.ll
2010-05-24-rsbs.ll
2010-06-14-NEONCoalescer.ll
2010-06-19-ITBlockCrash.ll
2010-06-21-TailMergeBug.ll
2010-08-10-VarSizedAllocaBug.ll
2010-11-22-EpilogueBug.ll
2010-12-03-AddSPNarrowing.ll
2011-04-21-FILoweringBug.ll
2011-06-07-TwoAddrEarlyClobber.ll
2011-12-16-T2SizeReduceAssert.ll
2012-01-13-CBNZBug.ll
2013-02-19-tail-call-register-hint.ll
2013-03-02-vduplane-nonconstant-source-index.ll
2013-03-06-vector-sext-operand-scalarize.ll
aapcs.ll
active_lane_mask.ll [ARM] Remove DLS lr, lr 2021-02-02 11:09:31 +00:00
aligned-constants.ll
aligned-nonfallthrough.ll [ARM] Remove DLS lr, lr 2021-02-02 11:09:31 +00:00
aligned-spill.ll
bfi.ll
bfx.ll
bicbfi.ll
block-placement.mir [ARM][Block placement] Check the predecessor exists before processing it 2021-01-15 15:45:13 +00:00
bug-subw.ll
buildvector-crash.ll
call-site-info-update.ll
carry.ll
cbnz.ll
cde-gpr.ll
cde-vec.ll
cde-vfp.ll
cmp-frame.ll
constant-hoisting.ll [ARM] Fix IT block generation after Thumb2SizeReduce with -Oz 2020-10-29 15:17:31 +00:00
constant-islands-cbz.ll
constant-islands-cbz.mir
constant-islands-jump-table.ll
constant-islands-new-island-padding.ll
constant-islands-new-island.ll
constant-islands.ll OpaquePtr: Update more tests to use typed sret 2020-11-20 20:08:43 -05:00
cortex-fp.ll
crash.ll
cross-rc-coalescing-1.ll
cross-rc-coalescing-2.ll
csel.ll
div.ll
emit-unwinding.ll
fir.ll [ARM] Remove unused check labels. NFC 2020-11-12 08:37:46 +00:00
float-cmp.ll
float-intrinsics-double.ll [ARM] Make tests less dependent on scheduling. NFC 2020-11-05 08:26:55 +00:00
float-intrinsics-float.ll [ARM] Remove unused check labels. NFC 2020-11-12 08:37:46 +00:00
float-ops.ll
fp16-stacksplot.mir
frame-index-addrmode-t2i8s4.mir
frame-pointer.ll
frameless2.ll
frameless.ll
high-reg-spill.mir Reapply "RegAllocFast: Rewrite and improve" 2020-09-30 10:35:25 -04:00
ifcvt-cbz.mir
ifcvt-compare.ll
ifcvt-dead-predicate.mir [ARM] Fix IT block generation after Thumb2SizeReduce with -Oz 2020-10-29 15:17:31 +00:00
ifcvt-minsize.ll
ifcvt-neon-deprecated.mir
ifcvt-no-branch-predictor.ll [ARM] Make tests less dependent on scheduling. NFC 2020-11-05 08:26:55 +00:00
ifcvt-rescan-bug-2016-08-22.ll
ifcvt-rescan-diamonds.ll
inflate-regs.ll
inline-asm-i-constraint-i1.ll
inlineasm-error-t-toofewregs-mve.ll
inlineasm-mve.ll
inlineasm.ll
intrinsics-cc.ll
intrinsics-coprocessor.ll
large-call.ll
large-stack.ll
ldr-str-imm12.ll
lit.local.cfg
longMACt.ll
lsll0.ll
lsr-deficiency.ll
m4-sched-ldr.mir
m4-sched-regs.ll
machine-licm.ll
mul_const.ll
mve-abs.ll [ARM] Match dual lane vmovs from insert_vector_elt 2020-12-18 16:13:08 +00:00
mve-basic.ll
mve-be.ll
mve-bitarith.ll
mve-bitcasts.ll
mve-bitreverse.ll
mve-blockplacement.ll [ARM] Remove dead mov's in preheader of tail predicated loops 2021-02-11 10:48:20 +00:00
mve-bswap.ll
mve-ctlz.ll
mve-ctpop.ll
mve-cttz.ll
mve-div-expand.ll [ARM] Select VINS from vector inserts 2021-02-02 13:50:02 +00:00
mve-extractelt.ll
mve-extractstore.ll [ARM] Optimize fp store of extract to integer store if already available. 2021-02-12 18:34:58 +00:00
mve-float16regloops.ll [ARM] A couple of small MVE reduction tests from intrinsics. NFC 2021-02-14 18:26:22 +00:00
mve-float32regloops.ll [ARM] Extend search for increment in load/store optimizer 2021-02-15 13:17:21 +00:00
mve-fma-loops.ll [ARM] Make t2DoLoopStartTP a terminator 2020-12-11 09:23:57 +00:00
mve-fmas.ll [ARM] Select VINS from vector inserts 2021-02-02 13:50:02 +00:00
mve-fmath.ll [ARM] Select VINS from vector inserts 2021-02-02 13:50:02 +00:00
mve-fp16convertloops.ll [ARM] Remove DLS lr, lr 2021-02-02 11:09:31 +00:00
mve-fp-negabs.ll [ARM] Select VINS from vector inserts 2021-02-02 13:50:02 +00:00
mve-frint.ll [ARM] Select VINS from vector inserts 2021-02-02 13:50:02 +00:00
mve-gather-increment.ll [ARM] Don't handle low overhead branches in AnalyzeBranch 2021-01-18 17:16:07 +00:00
mve-gather-ind8-unscaled.ll [ARM] Match dual lane vmovs from insert_vector_elt 2020-12-18 16:13:08 +00:00
mve-gather-ind16-scaled.ll [ARM] Select VINS from vector inserts 2021-02-02 13:50:02 +00:00
mve-gather-ind16-unscaled.ll [ARM][MVE] Enable MVE gathers and scatters by default 2020-08-28 19:05:29 +01:00
mve-gather-ind32-scaled.ll [ARM][MVE] Enable MVE gathers and scatters by default 2020-08-28 19:05:29 +01:00
mve-gather-ind32-unscaled.ll [ARM] Match dual lane vmovs from insert_vector_elt 2020-12-18 16:13:08 +00:00
mve-gather-optimisation-deep.ll [ARM][MVE] Enable MVE gathers and scatters by default 2020-08-28 19:05:29 +01:00
mve-gather-ptrs.ll [ARM] Select VINS from vector inserts 2021-02-02 13:50:02 +00:00
mve-gather-scatter-opt.ll [ARM] Match dual lane vmovs from insert_vector_elt 2020-12-18 16:13:08 +00:00
mve-gather-scatter-optimisation.ll [ARM] Remove DLS lr, lr 2021-02-02 11:09:31 +00:00
mve-gather-scatter-ptr-address.ll [ARM] Remove DLS lr, lr 2021-02-02 11:09:31 +00:00
mve-gather-scatter-tailpred.ll [ARM] Remove DLS lr, lr 2021-02-02 11:09:31 +00:00
mve-gather-tailpred.ll [ARM] Don't handle low overhead branches in AnalyzeBranch 2021-01-18 17:16:07 +00:00
mve-halving.ll
mve-laneinterleaving-cost.ll [ARM] Add some tests for MVE lane interleaving. NFC 2021-02-14 16:51:18 +00:00
mve-laneinterleaving.ll [ARM] Add some tests for MVE lane interleaving. NFC 2021-02-14 16:51:18 +00:00
mve-ldst-offset.ll
mve-ldst-postinc.ll
mve-ldst-preinc.ll
mve-ldst-regimm.ll
mve-loadstore.ll [ARM] Remove unused check labels. NFC 2020-11-12 08:37:46 +00:00
mve-masked-ldst-offset.ll [ARM] Remove unused check labels. NFC 2020-11-12 08:37:46 +00:00
mve-masked-ldst-postinc.ll [ARM] Remove unused check labels. NFC 2020-11-12 08:37:46 +00:00
mve-masked-ldst-preinc.ll [ARM] Remove unused check labels. NFC 2020-11-12 08:37:46 +00:00
mve-masked-ldst.ll Expand masked mem intrinsics correctly wrt big-endian 2021-02-11 08:59:52 +00:00
mve-masked-load.ll Expand masked mem intrinsics correctly wrt big-endian 2021-02-11 08:59:52 +00:00
mve-masked-store.ll Expand masked mem intrinsics correctly wrt big-endian 2021-02-11 08:59:52 +00:00
mve-minmax.ll [ARM] Select VINS from vector inserts 2021-02-02 13:50:02 +00:00
mve-multivec-spill.ll [ARM][RegisterScavenging] Don't consider LR liveout if it is not reloaded 2021-01-28 09:22:55 +00:00
mve-neg.ll [ARM] Match dual lane vmovs from insert_vector_elt 2020-12-18 16:13:08 +00:00
mve-nofloat.ll [ARM] Remove unused check labels. NFC 2020-11-12 08:37:46 +00:00
mve-nounrolledremainder.ll [ARM] Remove DLS lr, lr 2021-02-02 11:09:31 +00:00
mve-phireg.ll [ARM] Match dual lane vmovs from insert_vector_elt 2020-12-18 16:13:08 +00:00
mve-postinc-dct.ll [ARM] Remove dead mov's in preheader of tail predicated loops 2021-02-11 10:48:20 +00:00
mve-postinc-distribute.ll [ARM] Extend search for increment in load/store optimizer 2021-02-15 13:17:21 +00:00
mve-postinc-distribute.mir [ARM] Use rGPR for writeback vldrs 2021-02-16 16:44:47 +00:00
mve-postinc-lsr.ll [ARM] Extend search for increment in load/store optimizer 2021-02-15 13:17:21 +00:00
mve-pred-and.ll [ARM] Match dual lane vmovs from insert_vector_elt 2020-12-18 16:13:08 +00:00
mve-pred-bitcast.ll [ARM] Make a BE predicate bitcast consistent with the rest of llvm 2021-02-11 08:59:52 +00:00
mve-pred-build-const.ll
mve-pred-build-var.ll
mve-pred-const.ll
mve-pred-constfold.ll [ARM] MVE vcreate tests, for dual lane moves. NFC 2020-12-10 09:17:34 +00:00
mve-pred-convert.ll
mve-pred-ext.ll [ARM] Custom lower i1 vector truncates 2021-01-08 18:21:00 +00:00
mve-pred-loadstore.ll [ARM] Make a BE predicate bitcast consistent with the rest of llvm 2021-02-11 08:59:52 +00:00
mve-pred-not.ll [ARM] Match dual lane vmovs from insert_vector_elt 2020-12-18 16:13:08 +00:00
mve-pred-or.ll [ARM] Match dual lane vmovs from insert_vector_elt 2020-12-18 16:13:08 +00:00
mve-pred-selectop2.ll [ARM] Update target triple in tests. NFC 2020-10-30 15:06:49 +00:00
mve-pred-selectop3.ll [ARM] Update target triple in tests. NFC 2020-10-30 15:06:49 +00:00
mve-pred-selectop.ll [ARM] Update target triple in tests. NFC 2020-10-30 15:06:49 +00:00
mve-pred-shuffle.ll [ARM] Match dual lane vmovs from insert_vector_elt 2020-12-18 16:13:08 +00:00
mve-pred-spill.ll [ARM] Remove unused check labels. NFC 2020-11-12 08:37:46 +00:00
mve-pred-threshold.ll [ARM] Remove DLS lr, lr 2021-02-02 11:09:31 +00:00
mve-pred-vctpvpsel.ll [ARM] Remove dead mov's in preheader of tail predicated loops 2021-02-11 10:48:20 +00:00
mve-pred-vselect.ll [ARM] Expand vXi1 VSELECT's 2021-01-19 17:56:50 +00:00
mve-pred-xor.ll [ARM] Match dual lane vmovs from insert_vector_elt 2020-12-18 16:13:08 +00:00
mve-qrintr.ll [ARM] Sink splats to MVE intrinsics 2020-09-17 16:00:51 +01:00
mve-satmul-loops.ll [ARM] Extend search for increment in load/store optimizer 2021-02-15 13:17:21 +00:00
mve-saturating-arith.ll [ARM] Match dual lane vmovs from insert_vector_elt 2020-12-18 16:13:08 +00:00
mve-scatter-increment.ll [ARM] Don't handle low overhead branches in AnalyzeBranch 2021-01-18 17:16:07 +00:00
mve-scatter-ind8-unscaled.ll [ARM] Match dual lane vmovs from insert_vector_elt 2020-12-18 16:13:08 +00:00
mve-scatter-ind16-scaled.ll [ARM][MVE] Enable MVE gathers and scatters by default 2020-08-28 19:05:29 +01:00
mve-scatter-ind16-unscaled.ll [ARM][MVE] Enable MVE gathers and scatters by default 2020-08-28 19:05:29 +01:00
mve-scatter-ind32-scaled.ll [ARM][MVE] Enable MVE gathers and scatters by default 2020-08-28 19:05:29 +01:00
mve-scatter-ind32-unscaled.ll [ARM][MVE] Enable MVE gathers and scatters by default 2020-08-28 19:05:29 +01:00
mve-scatter-ptrs.ll [ARM][MVE] Enable MVE gathers and scatters by default 2020-08-28 19:05:29 +01:00
mve-selectcc.ll [ARM] Mark select and selectcc of MVE vector operations as expand. 2020-12-01 15:05:55 +00:00
mve-sext-masked-load.ll
mve-sext.ll [ARM] Match dual lane vmovs from insert_vector_elt 2020-12-18 16:13:08 +00:00
mve-shifts-scalar.ll [ARM] Remove DLS lr, lr 2021-02-02 11:09:31 +00:00
mve-shifts.ll [ARM] Match dual lane vmovs from insert_vector_elt 2020-12-18 16:13:08 +00:00
mve-shuffle.ll [ARM] One-off identity shuffle 2021-02-08 21:24:32 +00:00
mve-shuffleext.ll [ARM] Additional tests for different interleaving patterns. NFC 2021-01-13 08:31:50 +00:00
mve-shufflemov.ll [ARM] Select VINS from vector inserts 2021-02-02 13:50:02 +00:00
mve-simple-arith.ll [ARM] Select VINS from vector inserts 2021-02-02 13:50:02 +00:00
mve-soft-float-abi.ll [ARM] Simplify VMOVRRD from extracts of buildvectors 2021-02-01 16:09:25 +00:00
mve-stack.ll
mve-stacksplot.mir
mve-vabd.ll [ARM] Remove unused check labels. NFC 2020-11-12 08:37:46 +00:00
mve-vabdus.ll [ARM] Remove DLS lr, lr 2021-02-02 11:09:31 +00:00
mve-vaddqr.ll [ARM] Use half directly for args/return types in test. NFC 2021-01-25 17:50:19 +00:00
mve-vaddv.ll [llvm][mlir] Promote the experimental reduction intrinsics to be first class intrinsics. 2020-10-07 10:36:44 -07:00
mve-vcmp.ll [ARM] Match dual lane vmovs from insert_vector_elt 2020-12-18 16:13:08 +00:00
mve-vcmpf.ll [ARM] Select VINS from vector inserts 2021-02-02 13:50:02 +00:00
mve-vcmpfr.ll [ARM] Select VINS from vector inserts 2021-02-02 13:50:02 +00:00
mve-vcmpfz.ll [ARM] Select VINS from vector inserts 2021-02-02 13:50:02 +00:00
mve-vcmpr.ll [ARM] Match dual lane vmovs from insert_vector_elt 2020-12-18 16:13:08 +00:00
mve-vcmpz.ll [ARM] Match dual lane vmovs from insert_vector_elt 2020-12-18 16:13:08 +00:00
mve-vcreate.ll [ARM] Simplify VMOVRRD from extracts of buildvectors 2021-02-01 16:09:25 +00:00
mve-vctp.ll
mve-vcvt16.ll [PeepholeOptimizer] Enhance the redundant COPY elimination. 2020-09-22 10:11:37 -04:00
mve-vcvt.ll [ARM] Select VINS from vector inserts 2021-02-02 13:50:02 +00:00
mve-vdup.ll [ARM] Use half directly for args/return types in test. NFC 2021-01-25 17:50:19 +00:00
mve-vecreduce-add.ll [ARM] Mark MVE_VMOV_to_lane_32 as isInsertSubregLike 2021-02-02 16:35:47 +00:00
mve-vecreduce-addpred.ll [ARM] Turn sext_inreg(VGetLaneu) into VGetLaneu 2021-02-01 11:10:35 +00:00
mve-vecreduce-bit.ll [ARM] Update target triple in tests. NFC 2020-10-30 15:06:49 +00:00
mve-vecreduce-fadd.ll [ARM] Use half directly for args/return types in test. NFC 2021-01-25 17:50:19 +00:00
mve-vecreduce-fminmax.ll [ARM] Use half directly for args/return types in test. NFC 2021-01-25 17:50:19 +00:00
mve-vecreduce-fmul.ll [ARM] Use half directly for args/return types in test. NFC 2021-01-25 17:50:19 +00:00
mve-vecreduce-loops.ll [ARM] Extend search for increment in load/store optimizer 2021-02-15 13:17:21 +00:00
mve-vecreduce-mla.ll [ARM] Mark MVE_VMOV_to_lane_32 as isInsertSubregLike 2021-02-02 16:35:47 +00:00
mve-vecreduce-mlapred.ll [ARM] Turn sext_inreg(VGetLaneu) into VGetLaneu 2021-02-01 11:10:35 +00:00
mve-vecreduce-mul.ll [ARM] Update target triple in tests. NFC 2020-10-30 15:06:49 +00:00
mve-vector-spill.ll Reapply "RegAllocFast: Rewrite and improve" 2020-09-30 10:35:25 -04:00
mve-vfma.ll
mve-vhaddsub.ll
mve-vld2-post.ll [ARM] Match dual lane vmovs from insert_vector_elt 2020-12-18 16:13:08 +00:00
mve-vld2.ll [ARM] Select VINS from vector inserts 2021-02-02 13:50:02 +00:00
mve-vld3.ll [ARM] One-off identity shuffle 2021-02-08 21:24:32 +00:00
mve-vld4-post.ll [ARM] Match dual lane vmovs from insert_vector_elt 2020-12-18 16:13:08 +00:00
mve-vld4.ll [ARM] Select VINS from vector inserts 2021-02-02 13:50:02 +00:00
mve-vldshuffle.ll [ARM] Extend search for increment in load/store optimizer 2021-02-15 13:17:21 +00:00
mve-vldst4.ll [ARM] Select VINS from vector inserts 2021-02-02 13:50:02 +00:00
mve-vmaxnma-commute.ll [ARM] Mark VMINNMA/VMAXNMA as commutative 2020-08-13 18:01:11 +01:00
mve-vmaxv-vminv-scalar.ll [ARM] Replace llvm.experimental.vector.reduce.smax with llvm.vector.reduce.smax. NFC 2020-10-08 08:05:48 +01:00
mve-vmaxv.ll [llvm][mlir] Promote the experimental reduction intrinsics to be first class intrinsics. 2020-10-07 10:36:44 -07:00
mve-vmla.ll
mve-vmovimm.ll
mve-vmovn.ll [ARM] Single source VMOVNT 2021-02-12 14:28:57 +00:00
mve-vmovnstore.ll [ARM] Select VINS from vector inserts 2021-02-02 13:50:02 +00:00
mve-vmulh.ll [DAGCombiner] Enable SimplifyDemandedBits vector support for TRUNCATE (REAPPLIED). 2021-01-21 13:01:34 +00:00
mve-vmull-loop.ll [DAG] visitVECTOR_SHUFFLE - MergeInnerShuffle - improve shuffle(shuffle(x,y),shuffle(x,y)) merging 2021-01-15 15:08:31 +00:00
mve-vmull.ll
mve-vmulqr.ll
mve-vmvnimm.ll
mve-vpsel.ll
mve-vpt-2-blocks-1-pred.mir
mve-vpt-2-blocks-2-preds.mir
mve-vpt-2-blocks-ctrl-flow.mir
mve-vpt-2-blocks-non-consecutive-ins.mir
mve-vpt-2-blocks.mir
mve-vpt-3-blocks-kill-vpr.mir [ARM] Remove dead instructions before creating VPT block bundles 2020-12-08 14:05:07 +00:00
mve-vpt-block-1-ins.mir
mve-vpt-block-2-ins.mir
mve-vpt-block-4-ins.mir
mve-vpt-block-elses.mir
mve-vpt-block-fold-vcmp.mir
mve-vpt-block-kill.mir [ARM] Remove kill flags between VCMP and insertion point 2020-11-09 13:17:53 +00:00
mve-vpt-block-optnone.mir
mve-vpt-blocks.ll
mve-vpt-from-intrinsics.ll
mve-vpt-nots.mir
mve-vpt-optimisations.mir [ARM] Common inverse constant predicates to VPNOT 2020-12-09 07:56:44 +00:00
mve-vpt-preuse.mir
mve-vqdmulh.ll [ARM] Remove DLS lr, lr 2021-02-02 11:09:31 +00:00
mve-vqmovn-combine.ll [ARM] Update target triple in tests. NFC 2020-10-30 15:06:49 +00:00
mve-vqmovn.ll [ARM] Match dual lane vmovs from insert_vector_elt 2020-12-18 16:13:08 +00:00
mve-vqshrn.ll [ARM] Match dual lane vmovs from insert_vector_elt 2020-12-18 16:13:08 +00:00
mve-vst2-post.ll
mve-vst2.ll [ARM] Select VINS from vector inserts 2021-02-02 13:50:02 +00:00
mve-vst3.ll [ARM] One-off identity shuffle 2021-02-08 21:24:32 +00:00
mve-vst4-post.ll
mve-vst4.ll [ARM] One-off identity shuffle 2021-02-08 21:24:32 +00:00
mve-vsubqr.ll
mve-widen-narrow.ll [ARM] Match dual lane vmovs from insert_vector_elt 2020-12-18 16:13:08 +00:00
mve-zext-masked-load.ll [DAGCombiner] Fold an AND of a masked load into a zext_masked_load 2020-09-01 17:02:07 +01:00
peephole-addsub.mir
peephole-cmp.mir
pic-load.ll [ARM] Remove more unused check prefixes, NFC 2020-11-14 15:37:53 +00:00
postinc-distribute.mir
scavenge-lr.mir [NFC] Move scavenge-lr.mir From AArch64 to Thumb2 test directory. 2021-01-28 10:22:31 +00:00
schedm7-hazard.ll [ARM] Add bank conflict hazarding 2020-12-23 14:00:59 +00:00
segmented-stacks.ll
setjmp_longjmp.ll
shift_parts.ll
stack_guard_remat.ll
t2-teq-reduce.mir
t2peephole-t2ADDrr-to-t2ADDri.ll
t2sizereduction.mir
tail-call-r9.ll
tbb-removeadd.mir
thumb2-adc.ll
thumb2-add2.ll
thumb2-add3.ll
thumb2-add4.ll
thumb2-add5.ll
thumb2-add6.ll
thumb2-add.ll
thumb2-and2.ll
thumb2-and.ll
thumb2-asr2.ll
thumb2-asr.ll
thumb2-bcc.ll
thumb2-bfc.ll
thumb2-bic.ll
thumb2-branch.ll Revert "[BPI] Improve static heuristics for integer comparisons" 2020-08-17 20:44:33 +02:00
thumb2-call-tc.ll
thumb2-call.ll
thumb2-cbnz.ll
thumb2-clz.ll
thumb2-cmn2.ll
thumb2-cmn.ll
thumb2-cmp.ll
thumb2-cpsr-liveness.ll
thumb2-eor2.ll
thumb2-eor.ll
thumb2-execute-only-prologue.ll
thumb2-ifcvt1-tc.ll
thumb2-ifcvt1.ll
thumb2-ifcvt2.ll
thumb2-ifcvt3.ll
thumb2-jtb.ll
thumb2-ldm.ll
thumb2-ldr_ext.ll
thumb2-ldr_post.ll
thumb2-ldr_pre.ll
thumb2-ldr.ll
thumb2-ldrb.ll
thumb2-ldrd.ll
thumb2-ldrh.ll
thumb2-lsl2.ll
thumb2-lsl.ll
thumb2-lsr2.ll
thumb2-lsr3.ll
thumb2-lsr.ll
thumb2-mla.ll
thumb2-mls.ll
thumb2-mov.ll
thumb2-mul.ll
thumb2-mulhi.ll
thumb2-mvn2.ll
thumb2-mvn.ll
thumb2-neg.ll
thumb2-orn2.ll
thumb2-orn.ll
thumb2-orr2.ll
thumb2-orr.ll
thumb2-pack.ll
thumb2-rev16.ll
thumb2-rev.ll
thumb2-ror.ll
thumb2-rsb2.ll
thumb2-rsb.ll
thumb2-sbc.ll
thumb2-select_xform.ll
thumb2-select.ll
thumb2-shifter.ll
thumb2-smla.ll
thumb2-smul.ll
thumb2-spill-q.ll
thumb2-str_post.ll
thumb2-str_pre.ll
thumb2-str.ll
thumb2-strb.ll
thumb2-strh.ll
thumb2-sub2.ll
thumb2-sub3.ll
thumb2-sub4.ll
thumb2-sub5.ll
thumb2-sub.ll
thumb2-sxt_rot.ll
thumb2-sxt-uxt.ll
thumb2-tbb.ll
thumb2-tbh.ll
thumb2-teq2.ll
thumb2-teq.ll
thumb2-tst2.ll
thumb2-tst.ll
thumb2-uxt_rot.ll
thumb2-uxtb.ll [ARM] Remove unused check labels. NFC 2020-11-12 08:37:46 +00:00
tls1.ll [test] Add explicit dso_local to definitions in ELF static relocation model tests 2020-12-30 15:47:16 -08:00
tls2.ll
tpsoft.ll
umulo-64-legalisation-lowering.ll
umulo-128-legalisation-lowering.ll [MachineInstr] Add support for instructions with multiple memory operands. 2020-11-03 20:44:40 -05:00
unreachable-large-offset-gep.ll
v8_deprecate_IT.ll
v8_IT_1.ll
v8_IT_2.ll
v8_IT_3.ll
v8_IT_4.ll
v8_IT_5.ll
v8_IT_6.ll
vmovdrroffset.ll [ARM] Fix pointer offset when splitting stores from VMOVDRR 2020-10-03 16:47:50 +01:00
vqabs.ll
vqneg.ll