1
0
mirror of https://github.com/RPCS3/llvm-mirror.git synced 2024-11-22 18:54:02 +01:00
llvm-mirror/lib/CodeGen
2021-02-17 23:58:43 -08:00
..
AsmPrinter [WebAssembly] Do not use EHCatchret symbols with wasm EH 2021-02-17 11:22:48 -08:00
GlobalISel [GlobalISel] Implement computeKnownBits for G_ASSERT_SEXT 2021-02-17 14:00:36 -08:00
LiveDebugValues [CodeGen] Use range-based for loops (NFC) 2021-02-13 20:41:39 -08:00
MIRParser [CodeGen] Use range-based for loops (NFC) 2021-02-15 14:46:11 -08:00
SelectionDAG [DAG] Pull out getTruncatedUSUBSAT helper from foldSubToUSubSat. NFCI. 2021-02-17 12:17:08 +00:00
AggressiveAntiDepBreaker.cpp [CodeGen] Use range-based for loops (NFC) 2021-02-15 14:46:11 -08:00
AggressiveAntiDepBreaker.h
AllocationOrder.cpp
AllocationOrder.h
Analysis.cpp [CodeGen] Use llvm::append_range (NFC) 2021-01-21 19:59:46 -08:00
AtomicExpandPass.cpp
BasicBlockSections.cpp Detect Source Drift with Propeller. 2021-01-29 18:47:26 -08:00
BasicTargetTransformInfo.cpp
BranchFolding.cpp [CodeGen] Use range-based for loops (NFC) 2021-02-11 23:31:31 -08:00
BranchFolding.h
BranchRelaxation.cpp
BreakFalseDeps.cpp
BuiltinGCs.cpp
CalcSpillWeights.cpp [ARM][RegAlloc] Add t2LoopEndDec 2020-12-10 12:14:23 +00:00
CallingConvLower.cpp [SVE] Deal with SVE tuple call arguments correctly when running out of registers 2020-11-12 08:41:50 +00:00
CFGuardLongjmp.cpp
CFIInstrInserter.cpp
CMakeLists.txt Add ehcont section support 2021-02-15 14:27:12 +08:00
CodeGen.cpp [NFC][CodeGen] Split DwarfEHPrepare pass into an actual transform and an legacy-PM wrapper 2021-01-02 01:01:19 +03:00
CodeGenPassBuilder.cpp Reland "[NewPM][CodeGen] Introduce CodeGenPassBuilder to help build codegen pipeline" (again) 2020-12-29 16:39:55 -08:00
CodeGenPrepare.cpp [CodeGen] Use range-based for loops (NFC) 2021-02-11 23:31:31 -08:00
CommandFlags.cpp [AIX][XCOFF] emit traceback table for function in aix 2020-12-11 17:50:25 -05:00
CriticalAntiDepBreaker.cpp [CodeGen] Use range-based for loops (NFC) 2021-02-12 23:44:33 -08:00
CriticalAntiDepBreaker.h
DeadMachineInstructionElim.cpp [CodeGen] Use range-based for loops (NFC) 2021-02-12 23:44:33 -08:00
DetectDeadLanes.cpp DetectDeadLanes.cpp - remove unused headers. NFCI. 2020-11-25 11:38:28 +00:00
DFAPacketizer.cpp
DwarfEHPrepare.cpp [CodeGen][DwarfEHPrepare] Preserve Dominator Tree 2021-01-28 14:11:34 +03:00
EarlyIfConversion.cpp [CodeGen] Use range-based for loops (NFC) 2021-02-13 20:41:39 -08:00
EdgeBundles.cpp [CodeGen] Use range-based for loops (NFC) 2021-02-12 23:44:33 -08:00
EHContGuardCatchret.cpp Add ehcont section support 2021-02-15 14:27:12 +08:00
ExecutionDomainFix.cpp ExecutionDomainFix.cpp - use const refs in for-range loops. NFCI. 2021-01-27 15:39:32 +00:00
ExpandMemCmp.cpp [ExpandMemCmpPass] Preserve Dominator Tree, if available 2021-01-30 01:14:51 +03:00
ExpandPostRAPseudos.cpp [CodeGen] Use range-based for loops (NFC) 2021-02-12 23:44:33 -08:00
ExpandReductions.cpp [ExpandReductions] fix FMF requirement for fmin/fmax 2021-02-04 13:32:08 -05:00
FaultMaps.cpp [FaultsMaps][llvm-objdump] Move FaultMapParser to Object/. Remove CodeGen dependency from llvm-objdump 2021-01-27 10:39:59 -08:00
FEntryInserter.cpp
FinalizeISel.cpp
FixupStatepointCallerSaved.cpp [Statepoint] Handle 'undef' operand tied to def 2021-02-03 10:41:14 +07:00
FuncletLayout.cpp
GCMetadata.cpp [CodeGen] Use ListSeparator (NFC) 2021-02-17 23:58:43 -08:00
GCMetadataPrinter.cpp
GCRootLowering.cpp [CodeGen] Use range-based for loops (NFC) 2021-02-12 23:44:33 -08:00
GCStrategy.cpp
GlobalMerge.cpp
HardwareLoops.cpp [CodeGen] Use range-based for loops (NFC) 2021-02-12 23:44:33 -08:00
IfConversion.cpp [CodeGen] Construct SmallVector with iterator ranges (NFC) 2020-12-31 09:39:11 -08:00
ImplicitNullChecks.cpp [AA] Split up LocationSize::unknown() 2020-11-26 18:39:55 +01:00
IndirectBrExpandPass.cpp [CodeGen] IndirectBrExpandPass: preserve Dominator Tree, if available 2021-01-28 01:58:53 +03:00
InlineSpiller.cpp [NFC][RegAlloc] InlineSpiller::Original is a Register 2021-02-17 12:07:59 -08:00
InterferenceCache.cpp
InterferenceCache.h
InterleavedAccessPass.cpp [llvm] Use append_range (NFC) 2021-01-27 23:25:41 -08:00
InterleavedLoadCombinePass.cpp [CodeGen, DebugInfo] Use llvm::find_if (NFC) 2021-01-10 09:24:53 -08:00
IntrinsicLowering.cpp Introduce llvm.noalias.decl intrinsic 2021-01-16 09:20:45 +01:00
LatencyPriorityQueue.cpp [CodeGen] Use range-based for loops (NFC) 2021-02-13 20:41:39 -08:00
LazyMachineBlockFrequencyInfo.cpp
LexicalScopes.cpp [Target, Transforms] Use *Set::contains (NFC) 2021-01-08 18:39:54 -08:00
LiveDebugVariables.cpp [CodeGen] Use range-based for loops (NFC) 2021-02-13 20:41:39 -08:00
LiveDebugVariables.h
LiveInterval.cpp [CodeGen] Use range-based for loops (NFC) 2021-02-13 20:41:39 -08:00
LiveIntervalCalc.cpp [llvm] Ensure newlines at the end of files (NFC) 2021-01-10 09:24:57 -08:00
LiveIntervals.cpp Revert "[X86][AMX] Fix tile config register spill issue." 2021-01-21 18:11:43 +08:00
LiveIntervalUnion.cpp [X86] AMX programming model. 2020-12-10 17:01:54 +08:00
LivePhysRegs.cpp [CodeGen] Use range-based for loops (NFC) 2021-02-13 20:41:39 -08:00
LiveRangeCalc.cpp [llvm] Use llvm::lower_bound and llvm::upper_bound (NFC) 2021-01-29 23:23:36 -08:00
LiveRangeEdit.cpp VirtRegMap: Use Register 2020-12-22 20:56:14 -05:00
LiveRangeShrink.cpp [CSSPGO] Unblock optimizations with pseudo probe instrumentation. 2021-02-10 12:43:17 -08:00
LiveRangeUtils.h
LiveRegMatrix.cpp [X86] AMX programming model. 2020-12-10 17:01:54 +08:00
LiveRegUnits.cpp [ARM][RegisterScavenging] Don't consider LR liveout if it is not reloaded 2021-01-28 09:22:55 +00:00
LiveStacks.cpp
LiveVariables.cpp [CodeGen] Use range-based for loops (NFC) 2021-02-13 20:41:39 -08:00
LLVMTargetMachine.cpp Add -fbinutils-version= to gate ELF features on the specified binutils version 2021-01-26 12:28:23 -08:00
LocalStackSlotAllocation.cpp [CodeGen] Use range-based for loops (NFC) 2021-02-13 20:41:39 -08:00
LoopTraversal.cpp
LowerEmuTLS.cpp [LowerEmuTls] Copy dso_local from <var> to __emutls_v.<var> 2020-12-30 16:11:32 -08:00
LowLevelType.cpp
MachineBasicBlock.cpp [CodeGen] Use range-based for loops (NFC) 2021-02-15 14:46:11 -08:00
MachineBlockFrequencyInfo.cpp
MachineBlockPlacement.cpp [CodeGen][AArch64] Add TargetInstrInfo hook to modify the TailDuplicateSize default threshold 2021-02-08 13:28:00 +00:00
MachineBranchProbabilityInfo.cpp
MachineCheckDebugify.cpp [Debugify] Support checking Machine IR debug info 2020-12-16 22:17:25 -08:00
MachineCombiner.cpp [PowerPC] support register pressure reduction in machine combiner. 2021-01-24 21:28:21 -05:00
MachineCopyPropagation.cpp
MachineCSE.cpp [CodeGen] Use llvm::append_range (NFC) 2021-01-21 19:59:46 -08:00
MachineDebugify.cpp [Debugify] Support checking Machine IR debug info 2020-12-16 22:17:25 -08:00
MachineDominanceFrontier.cpp
MachineDominators.cpp
MachineFrameInfo.cpp
MachineFunction.cpp [CodeGen] Use range-based for loops (NFC) 2021-02-15 14:46:11 -08:00
MachineFunctionPass.cpp [NFC] Reduce include files dependency. 2020-12-03 18:25:05 +03:00
MachineFunctionPrinterPass.cpp [NewPM] Support --print-before/after in NPM 2020-12-03 16:52:14 -08:00
MachineFunctionSplitter.cpp [CodeGen] Split out cold exception handling pads. 2021-02-11 11:23:43 -08:00
MachineInstr.cpp [CodeGen] Use range-based for loops (NFC) 2021-02-15 14:46:11 -08:00
MachineInstrBundle.cpp [CodeGen] Use range-based for loops (NFC) 2021-02-15 14:46:11 -08:00
MachineLICM.cpp [MachineLICM] Fix wrong and confusing comment. NFC. 2021-01-29 13:39:07 +00:00
MachineLoopInfo.cpp [MachineLoop] New helper isLoopInvariant() 2021-01-08 09:04:56 +00:00
MachineLoopUtils.cpp [CodeGen] Remove unused function isRegLiveInExitBlocks (NFC) 2021-01-12 21:43:48 -08:00
MachineModuleInfo.cpp [llvm] Use llvm::is_contained (NFC) 2021-02-14 08:36:20 -08:00
MachineModuleInfoImpls.cpp
MachineOperand.cpp [CodeGen] Try to make the print of memory operand alignment a little more user friendly. 2021-01-11 19:58:47 -08:00
MachineOptimizationRemarkEmitter.cpp
MachineOutliner.cpp [CodeGen] Use range-based for loops (NFC) 2021-02-15 14:46:11 -08:00
MachinePassManager.cpp
MachinePipeliner.cpp [Pipeliner] Fixed optimization remarks and debug dumps Initiation 2021-02-17 12:28:37 -05:00
MachinePostDominators.cpp
MachineRegionInfo.cpp
MachineRegisterInfo.cpp [CodeGen] Use llvm::append_range (NFC) 2021-01-21 19:59:46 -08:00
MachineScheduler.cpp [CodeGen] Use range-based for loops (NFC) 2021-02-16 23:23:08 -08:00
MachineSink.cpp [MachineSink] Add a loop sink limit 2021-02-17 08:50:53 +00:00
MachineSizeOpts.cpp
MachineSSAUpdater.cpp [llvm] Use append_range (NFC) 2021-01-27 23:25:41 -08:00
MachineStableHash.cpp
MachineStripDebug.cpp
MachineTraceMetrics.cpp
MachineVerifier.cpp [GlobalISel] Add G_ASSERT_SEXT 2021-02-17 13:10:34 -08:00
MacroFusion.cpp
MBFIWrapper.cpp
MIRCanonicalizerPass.cpp [CodeGen] Use llvm::append_range (NFC) 2021-01-21 19:59:46 -08:00
MIRNamerPass.cpp
MIRPrinter.cpp [MIRPrinter] Fix incorrect output of unnamed stack names 2020-12-28 18:01:40 +01:00
MIRPrintingPass.cpp
MIRVRegNamerUtils.cpp
MIRVRegNamerUtils.h
ModuloSchedule.cpp
MultiHazardRecognizer.cpp [CodeGen, Transforms] Use llvm::any_of (NFC) 2020-12-24 09:08:36 -08:00
NonRelocatableStringpool.cpp
OptimizePHIs.cpp
ParallelCG.cpp [LTO] Update splitCodeGen to take a reference to the module. (NFC) 2021-01-29 11:53:11 +00:00
PatchableFunction.cpp
PeepholeOptimizer.cpp Make LLVM build in C++20 mode 2020-12-17 10:44:10 +00:00
PHIElimination.cpp [llvm] Use *::empty (NFC) 2021-01-16 09:40:55 -08:00
PHIEliminationUtils.cpp
PHIEliminationUtils.h
PostRAHazardRecognizer.cpp
PostRASchedulerList.cpp
PreISelIntrinsicLowering.cpp [CodeGen] Construct SmallVector with iterator ranges (NFC) 2020-12-31 09:39:11 -08:00
ProcessImplicitDefs.cpp
PrologEpilogInserter.cpp [RISCV][PrologEpilogInserter] "Float" emergency spill slots to avoid making them immediately unreachable from the stack pointer 2021-01-23 09:10:03 +00:00
PseudoProbeInserter.cpp [CSSPGO] Pseudo probes for function calls. 2020-12-02 13:45:20 -08:00
PseudoSourceValue.cpp
RDFGraph.cpp
RDFLiveness.cpp [CodeGen, Transforms] Use llvm::sort (NFC) 2021-01-14 20:30:31 -08:00
RDFRegisters.cpp
ReachingDefAnalysis.cpp [CodeGen] Construct SmallVector with iterator ranges (NFC) 2020-12-31 09:39:11 -08:00
README.txt
RegAllocBase.cpp RegAlloc: Fix assert if all registers in class reserved 2021-01-31 11:10:04 -05:00
RegAllocBase.h
RegAllocBasic.cpp
RegAllocFast.cpp [CodeGen, Transforms] Use llvm::sort (NFC) 2021-01-14 20:30:31 -08:00
RegAllocGreedy.cpp Support a list of CostPerUse values 2021-01-29 10:14:52 +05:30
RegAllocPBQP.cpp [Target, Transforms] Use *Set::contains (NFC) 2021-01-08 18:39:54 -08:00
RegisterClassInfo.cpp Support a list of CostPerUse values 2021-01-29 10:14:52 +05:30
RegisterCoalescer.cpp RegisterCoalescer: Fix not setting undef on coalesced subregister uses 2021-02-03 13:54:43 -05:00
RegisterCoalescer.h
RegisterPressure.cpp
RegisterScavenging.cpp [llvm] Use *::empty (NFC) 2021-01-16 09:40:55 -08:00
RegisterUsageInfo.cpp
RegUsageInfoCollector.cpp
RegUsageInfoPropagate.cpp
RenameIndependentSubregs.cpp
ReplaceWithVeclib.cpp [CodeGen] New pass: Replace vector intrinsics with call to vector library 2021-02-12 12:53:27 -05:00
ResetMachineFunctionPass.cpp
SafeStack.cpp [CodeGen] SafeStack: preserve DominatorTree if it is avaliable 2021-01-27 18:32:35 +03:00
SafeStackLayout.cpp [llvm] Use the default value of drop_begin (NFC) 2021-01-18 10:16:36 -08:00
SafeStackLayout.h
ScheduleDAG.cpp
ScheduleDAGInstrs.cpp
ScheduleDAGPrinter.cpp [DDG] Data Dependence Graph - DOT printer - recommit 2020-12-16 12:37:36 -05:00
ScoreboardHazardRecognizer.cpp
ShadowStackGCLowering.cpp [ShadowStackGCLowering] Preserve Dominator Tree, if avaliable 2021-01-30 01:14:51 +03:00
ShrinkWrap.cpp
SjLjEHPrepare.cpp [CodeGen] Construct SmallVector with iterator ranges (NFC) 2020-12-31 09:39:11 -08:00
SlotIndexes.cpp
SpillPlacement.cpp
SpillPlacement.h
SplitKit.cpp CodeGen: Move function to get subregister indexes to cover a LaneMask 2021-02-15 17:05:37 -05:00
SplitKit.h SplitKit: Use Register 2020-11-30 15:09:33 -05:00
StackColoring.cpp
StackMapLivenessAnalysis.cpp
StackMaps.cpp [Statepoint] Handle undef operands in statepoint. 2021-01-18 15:20:54 +03:00
StackProtector.cpp [CSSPGO] Unblock optimizations with pseudo probe instrumentation. 2021-02-10 12:43:17 -08:00
StackSlotColoring.cpp
SwiftErrorValueTracking.cpp [CodeGen, DebugInfo] Use llvm::find_if (NFC) 2021-01-10 09:24:53 -08:00
SwitchLoweringUtils.cpp
TailDuplication.cpp
TailDuplicator.cpp [CodeGen] Construct SmallVector with iterator ranges (NFC) 2020-12-31 09:39:11 -08:00
TargetFrameLoweringImpl.cpp
TargetInstrInfo.cpp [MachineCombiner][NFC] Add MustReduceRegisterPressure goal 2020-12-14 00:02:42 -05:00
TargetLoweringBase.cpp [TargetLowering] Use Align in allowsMisalignedMemoryAccesses. 2021-02-04 19:22:06 -08:00
TargetLoweringObjectFileImpl.cpp [MC][ELF] Fix unused variable warning (NFC) 2021-02-18 14:23:18 +08:00
TargetOptionsImpl.cpp
TargetPassConfig.cpp [CodeGen] New pass: Replace vector intrinsics with call to vector library 2021-02-12 12:53:27 -05:00
TargetRegisterInfo.cpp CodeGen: Move function to get subregister indexes to cover a LaneMask 2021-02-15 17:05:37 -05:00
TargetSchedule.cpp
TargetSubtargetInfo.cpp
TwoAddressInstructionPass.cpp [CSSPGO] Unblock optimizations with pseudo probe instrumentation. 2021-02-10 12:43:17 -08:00
TypePromotion.cpp
UnreachableBlockElim.cpp
ValueTypes.cpp [ValueTypes] Add MVT for nxv1bf16. 2021-02-10 08:50:41 +00:00
VirtRegMap.cpp [X86] AMX programming model. 2020-12-10 17:01:54 +08:00
WasmEHPrepare.cpp [WebAssembly] Update WasmEHPrepare for the new spec 2021-01-08 23:38:26 -08:00
WinEHPrepare.cpp [llvm] Use llvm::erase_value and llvm::erase_if (NFC) 2021-01-02 09:24:15 -08:00
XRayInstrumentation.cpp [xray] Honor xray-never function-instrument attribute 2021-01-19 18:47:09 -05:00

//===---------------------------------------------------------------------===//

Common register allocation / spilling problem:

        mul lr, r4, lr
        str lr, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        ldr r4, [sp, #+52]
        mla r4, r3, lr, r4

can be:

        mul lr, r4, lr
        mov r4, lr
        str lr, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        mla r4, r3, lr, r4

and then "merge" mul and mov:

        mul r4, r4, lr
        str r4, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        mla r4, r3, lr, r4

It also increase the likelihood the store may become dead.

//===---------------------------------------------------------------------===//

bb27 ...
        ...
        %reg1037 = ADDri %reg1039, 1
        %reg1038 = ADDrs %reg1032, %reg1039, %noreg, 10
    Successors according to CFG: 0x8b03bf0 (#5)

bb76 (0x8b03bf0, LLVM BB @0x8b032d0, ID#5):
    Predecessors according to CFG: 0x8b0c5f0 (#3) 0x8b0a7c0 (#4)
        %reg1039 = PHI %reg1070, mbb<bb76.outer,0x8b0c5f0>, %reg1037, mbb<bb27,0x8b0a7c0>

Note ADDri is not a two-address instruction. However, its result %reg1037 is an
operand of the PHI node in bb76 and its operand %reg1039 is the result of the
PHI node. We should treat it as a two-address code and make sure the ADDri is
scheduled after any node that reads %reg1039.

//===---------------------------------------------------------------------===//

Use local info (i.e. register scavenger) to assign it a free register to allow
reuse:
        ldr r3, [sp, #+4]
        add r3, r3, #3
        ldr r2, [sp, #+8]
        add r2, r2, #2
        ldr r1, [sp, #+4]  <==
        add r1, r1, #1
        ldr r0, [sp, #+4]
        add r0, r0, #2

//===---------------------------------------------------------------------===//

LLVM aggressively lift CSE out of loop. Sometimes this can be negative side-
effects:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
load [i + R1]
...
load [i + R2]
...
load [i + R3]

Suppose there is high register pressure, R1, R2, R3, can be spilled. We need
to implement proper re-materialization to handle this:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
R1 = X + 4  @ re-materialized
load [i + R1]
...
R2 = X + 7 @ re-materialized
load [i + R2]
...
R3 = X + 15 @ re-materialized
load [i + R3]

Furthermore, with re-association, we can enable sharing:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
T = i + X
load [T + 4]
...
load [T + 7]
...
load [T + 15]
//===---------------------------------------------------------------------===//

It's not always a good idea to choose rematerialization over spilling. If all
the load / store instructions would be folded then spilling is cheaper because
it won't require new live intervals / registers. See 2003-05-31-LongShifts for
an example.

//===---------------------------------------------------------------------===//

With a copying garbage collector, derived pointers must not be retained across
collector safe points; the collector could move the objects and invalidate the
derived pointer. This is bad enough in the first place, but safe points can
crop up unpredictably. Consider:

        %array = load { i32, [0 x %obj] }** %array_addr
        %nth_el = getelementptr { i32, [0 x %obj] }* %array, i32 0, i32 %n
        %old = load %obj** %nth_el
        %z = div i64 %x, %y
        store %obj* %new, %obj** %nth_el

If the i64 division is lowered to a libcall, then a safe point will (must)
appear for the call site. If a collection occurs, %array and %nth_el no longer
point into the correct object.

The fix for this is to copy address calculations so that dependent pointers
are never live across safe point boundaries. But the loads cannot be copied
like this if there was an intervening store, so may be hard to get right.

Only a concurrent mutator can trigger a collection at the libcall safe point.
So single-threaded programs do not have this requirement, even with a copying
collector. Still, LLVM optimizations would probably undo a front-end's careful
work.

//===---------------------------------------------------------------------===//

The ocaml frametable structure supports liveness information. It would be good
to support it.

//===---------------------------------------------------------------------===//

The FIXME in ComputeCommonTailLength in BranchFolding.cpp needs to be
revisited. The check is there to work around a misuse of directives in inline
assembly.

//===---------------------------------------------------------------------===//

It would be good to detect collector/target compatibility instead of silently
doing the wrong thing.

//===---------------------------------------------------------------------===//

It would be really nice to be able to write patterns in .td files for copies,
which would eliminate a bunch of explicit predicates on them (e.g. no side
effects).  Once this is in place, it would be even better to have tblgen
synthesize the various copy insertion/inspection methods in TargetInstrInfo.

//===---------------------------------------------------------------------===//

Stack coloring improvements:

1. Do proper LiveStacks analysis on all stack objects including those which are
   not spill slots.
2. Reorder objects to fill in gaps between objects.
   e.g. 4, 1, <gap>, 4, 1, 1, 1, <gap>, 4 => 4, 1, 1, 1, 1, 4, 4

//===---------------------------------------------------------------------===//

The scheduler should be able to sort nearby instructions by their address. For
example, in an expanded memset sequence it's not uncommon to see code like this:

  movl $0, 4(%rdi)
  movl $0, 8(%rdi)
  movl $0, 12(%rdi)
  movl $0, 0(%rdi)

Each of the stores is independent, and the scheduler is currently making an
arbitrary decision about the order.

//===---------------------------------------------------------------------===//

Another opportunitiy in this code is that the $0 could be moved to a register:

  movl $0, 4(%rdi)
  movl $0, 8(%rdi)
  movl $0, 12(%rdi)
  movl $0, 0(%rdi)

This would save substantial code size, especially for longer sequences like
this. It would be easy to have a rule telling isel to avoid matching MOV32mi
if the immediate has more than some fixed number of uses. It's more involved
to teach the register allocator how to do late folding to recover from
excessive register pressure.